首頁>9DB102BFILFT>規(guī)格書詳情
9DB102BFILFT中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書
9DB102BFILFT規(guī)格書詳情
Description
Output Features
The ICS9DB102 zero-delay buffer supports PCI Express
clocking requirements. The ICS9DB102 is driven by a differential
SRC output pair from an ICS CK410/CK505-compliant main
clock. It attenuates jitter on the input clock and has a selectable
PLL Band Width to maximize performance in systems with or
without Spread-Spectrum clocking.
? 2 - 0.7V current mode differential output pairs (HCSL)
Key Specifications
? Cycle-to-cycle jitter < 35ps
? Output-to-output skew < 25ps
Features/Benefits
? CLKREQ# pin for outputs 1 and 4/output enable for Express
Card applications
? PLL or bypass mode/PLL can dejitter incoming clock
? Selectable PLL bandwidth/minimizes jitter peaking in
downstream PLL’s
? Spread Spectrum Compatible/tracks spreading input clock
for low EMI
? SMBus Interface/unused outputs can be disabled
? Industrial temperature range available
產(chǎn)品屬性
- 型號:
9DB102BFILFT
- 制造商:
IDT
- 制造商全稱:
Integrated Device Technology
- 功能描述:
Two Output Differential Buffer for PCIe Gen1 & Gen2
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
IDT |
22+ |
20QSOP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
IDT |
21+ |
20QSOP |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
IDT |
22+ |
SOP5 |
37500 |
只做原裝進(jìn)口現(xiàn)貨 |
詢價 | ||
RENESAS/瑞薩 |
2407+ |
IC |
30098 |
全新原裝!倉庫現(xiàn)貨,大膽開價! |
詢價 | ||
IDT |
1931+ |
N/A |
409 |
加我qq或微信,了解更多詳細(xì)信息,體驗一站式購物 |
詢價 | ||
IDT |
TSSOP20 |
608900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價 | |||
IDT |
22+ |
NA |
409 |
加我QQ或微信咨詢更多詳細(xì)信息, |
詢價 | ||
IDT, Integrated Device Technol |
24+ |
20-QSOP |
53200 |
一級代理/放心采購 |
詢價 | ||
IDT |
22+ |
TSSOP |
25000 |
原裝現(xiàn)貨,價格優(yōu)惠,假一罰十 |
詢價 | ||
Renesas |
24+ |
20-TSSOP |
17818 |
只做原裝正品,專注終端BOM表整單供應(yīng) |
詢價 |