首頁>CY7C1620KV18-250BZXC>規(guī)格書詳情

CY7C1620KV18-250BZXC集成電路(IC)的存儲器規(guī)格書PDF中文資料

CY7C1620KV18-250BZXC
廠商型號

CY7C1620KV18-250BZXC

參數(shù)屬性

CY7C1620KV18-250BZXC 封裝/外殼為165-LBGA;包裝為托盤;類別為集成電路(IC)的存儲器;產(chǎn)品描述:IC SRAM 144MBIT PARALLEL 165FBGA

功能描述

144-Mbit DDR II SRAM Two-Word Burst Architecture

文件大小

753 Kbytes

頁面數(shù)量

32

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

Cypress賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-1 10:32:00

CY7C1620KV18-250BZXC規(guī)格書詳情

Functional Description

The CY7C1618KV18, and CY7C1620KV18 are 1.8-V synchronous pipelined SRAM equipped with DDR II architecture. The DDR II consists of an SRAM core with advanced synchronous peripheral circuitry and a 1-bit burst counter. Addresses for read and write are latched on alternate rising edges of the input (K) clock. Write data is registered on the rising edges of both K and K. Read data is driven on the rising edges of C and C if provided, or on the rising edge of K and K if C/C are not provided. On CY7C1618KV18 and CY7C1620KV18, the burst counter takes in the least significant bit of the external address and bursts two 18-bit words in the case of CY7C1618KV18 and two 36-bit words in the case of CY7C1620KV18 sequentially into or out of the device.

Features

■ 144-Mbit density (8M × 18, 4M × 36)

■ 333 MHz clock for high bandwidth

■ Two-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces (data transferred at 666 MHz) at 333 MHz

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Synchronous internally self-timed writes

■ DDR II operates with 1.5-cycle read latency when DOFF is asserted high

■ Operates similar to DDR I device with one cycle read latency when DOFF is asserted low

■ 1.8-V core power supply with high-speed transceiver logic (HSTL) inputs and outputs

■ Variable drive HSTL output buffers

■ Expanded HSTL output voltage (1.4 V–VDD)

? Supports both 1.5-V and 1.8-V I/O supply

■ Available in 165-ball fine-pitch ball grid array (FBGA) package (15 × 17 × 1.4 mm)

■ Offered in Pb-free packages

■ JTAG 1149.1 compatible test access port

■ Phase locked loop (PLL) for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號:

    CY7C1620KV18-250BZXC

  • 制造商:

    Cypress Semiconductor Corp

  • 類別:

    集成電路(IC) > 存儲器

  • 包裝:

    托盤

  • 存儲器類型:

    易失

  • 存儲器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,DDR II

  • 存儲容量:

    144Mb(4M x 36)

  • 存儲器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(15x17)

  • 描述:

    IC SRAM 144MBIT PARALLEL 165FBGA

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
CYPRESS/賽普拉斯
2023+
FBGA-165
6890
代理庫存現(xiàn)貨供應(yīng),正品全新
詢價
Cypress Semiconductor Corp
23+
165-FBGA(15x17)
7535
正品原裝貨價格低qq:2987726803
詢價
Cypress
22+
165FBGA (15x17)
9000
原廠渠道,現(xiàn)貨配單
詢價
Cypress
21+
165FBGA (15x17)
13880
公司只售原裝,支持實單
詢價
Cypress
165-FBGA
1520
Cypress一級分銷,原裝原盒原包裝!
詢價
INFINEON/英飛凌
23+
PG-BGA-165
28611
為終端用戶提供優(yōu)質(zhì)元器件
詢價
Cypress
22+
NA
105
加我QQ或微信咨詢更多詳細信息,
詢價
24+
N/A
80000
一級代理-主營優(yōu)勢-實惠價格-不悔選擇
詢價
INFINEON
23+
PG-BGA-165
14253
原包裝原標現(xiàn)貨,假一罰十,
詢價
Cypress Semiconductor Corp
24+
165-FBGA(15x17)
56200
一級代理/放心采購
詢價