首頁(yè)>MPC105ECSLASHD>規(guī)格書詳情
MPC105ECSLASHD中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
MPC105ECSLASHD |
功能描述 | MPC105 PCI Bridge/Memory Controller Hardware Specifications |
文件大小 |
422.34 Kbytes |
頁(yè)面數(shù)量 |
24 頁(yè) |
生產(chǎn)廠商 | NXP Semiconductors |
企業(yè)簡(jiǎn)稱 |
nxp【恩智浦】 |
中文名稱 | 恩智浦半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-26 22:30:00 |
人工找貨 | MPC105ECSLASHD價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
MPC105ECSLASHD規(guī)格書詳情
MPC105 Features
Major features of the MPC105 are as follows:
? Processor interface
— 60x processors supported at a wide range of frequencies
— 32-bit address bus
— Configurable 64- or 32-bit data bus
— Accommodates an upgrade of either an external L2 cache or a secondary processor
— Arbitration for secondary processor on-chip
— Full memory coherency supported
— Pipelining of 60x accesses
— Store gathering on 60x-to-PCI writes
? Secondary (L2) cache control
— Configurable for write-through or write-back operation
— 256K, 512K, 1M sizes
— Up to 4 Gbytes of cacheable space
— Direct-mapped
— Parity supported
— Supports external byte decode or on-chip byte decode for write enables
— Programmable timing supported
— Synchronous burst and asynchronous SRAMs supported
? PCI interface
— Compliant with PCI Local Bus Specification, Revision 2.0
— Supports PCI interlocked accesses to memory using LOCK signal and protocol
— Supports accesses to all PCI address spaces
— Selectable big- or little-endian operation
— Store gathering on PCI writes to memory
— Selectable memory prefetching of PCI read accesses
— Only one external load presented by the MPC105 to the PCI bus
— PCI configuration registers
— Interface operates at 16–33 MHz
— Data buffering (in/out)
— Parity supported
— 3.3 V/5.0 V compatible
? Concurrent transactions on 60x and PCI buses supported
? Memory interface
— Programmable timing supported
— Supports either DRAM or SDRAM
— High bandwidth (64-bit) data bus
— Supports self-refreshing DRAM in sleep and suspend modes
— Supports 1 to 8 banks built of x1, x4, x8, x9, x16, or x18 DRAMs
— Supports PowerPC reference platform-compliant contiguous or discontiguous memory maps
— 1 Gbyte of RAM space, 16 Mbytes of ROM space
— Supports 8-bit asynchronous ROM or 32-/64-bit burst-mode ROM
— Supports writing to Flash ROM
— Configurable external buffer control logic
— Parity supported
— TTL compatible
? Power management
— Fully-static 3.3 V CMOS design
— Supports 60x nap, doze, and sleep power management modes, and suspend mode
? IEEE 1149.1-compliant, JTAG boundary-scan interface
? 304-pin ball grid array (BGA) package
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
M |
2020+ |
BGA |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
MOT |
/ |
BGA |
149 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
M |
24+ |
BGA |
66800 |
原廠授權(quán)一級(jí)代理,專注汽車、醫(yī)療、工業(yè)、新能源! |
詢價(jià) | ||
MOTOROLA |
2020+ |
BGA |
4500 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可 |
詢價(jià) | ||
MOT |
23+ |
BGA |
9526 |
詢價(jià) | |||
MOT |
24+ |
BGA |
5000 |
全新原裝正品,現(xiàn)貨銷售 |
詢價(jià) | ||
MOT |
23+ |
BGA |
2 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
MOTOROLA |
2138+ |
BGA |
8960 |
專營(yíng)BGA,QFP原裝現(xiàn)貨,假一賠十 |
詢價(jià) | ||
MOTOROLA |
22+ |
BGA |
3000 |
原裝正品,支持實(shí)單 |
詢價(jià) | ||
M |
QQ咨詢 |
BGA |
231 |
全新原裝 研究所指定供貨商 |
詢價(jià) |