首頁(yè)>PCA9575HF118>規(guī)格書(shū)詳情

PCA9575HF118中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

PCA9575HF118
廠商型號(hào)

PCA9575HF118

功能描述

16-bit I2C-bus and SMBus, level translating, low voltage GPIO with reset and interrupt

文件大小

632.01 Kbytes

頁(yè)面數(shù)量

44 頁(yè)

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡(jiǎn)稱

nxp恩智浦

中文名稱

恩智浦半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-27 18:51:00

人工找貨

PCA9575HF118價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

PCA9575HF118規(guī)格書(shū)詳情

1 General description

The PCA9575 is a CMOS device that provides 16 bits of General Purpose parallel Input/Output (GPIO)

expansion in low voltage processor and handheld battery powered mobile applications and was developed to enhance the NXP family of I2C-bus I/O expanders. The improvements include lower supply current, lower operating voltage of 1.1 V to 3.6 V, separate supply rails to allow voltage level translation anywhere between 1.1 V and 3.6 V, 400 kHz clock frequency, and smaller packaging. Any of the 16 I/O ports can be configured as an input or output independent of each other and default on start-up to inputs. I/O expanders provide a simple solution when additional I/Os are needed while keeping interconnections to a minimum; for example in battery powered mobile applications and clamshell devices for interfacing to sensors, push buttons, keypad, etc. In addition to providing a flexible set of GPIOs, it simplifies interconnection of a processor running at one voltage level to I/O devices operating at a different (usually higher) voltage level. PCA9575 has built-in level shifting feature that makes these devices extremely flexible in mixed signal environments where communication between incompatible I/Os is required. The core of PCA9575 can operate at a voltage as low as 1.1 V while each I/O bank can operate in the range 1.1 V to 3.6 V. Bus hold with programmable on-chip pull-up or pull-down feature for I/Os is also provided. The output stage consists of two banks each of 8-bit configuration registers, input registers, interrupt mask registers, output registers, bus-hold and pull-up/pull-down registers and polarity inversion registers. These registers allow the system controller to program and configure 16 GPIOs through the I2C-bus. The system controller can enable the I/Os as either inputs or outputs by writing to the I/O configuration register bits. The data for each input or output is kept in the corresponding Input or Output register. The polarity of the read registers can be inverted with the Polarity Inversion register (active HIGH or active LOW operation). Either a bus-hold function or pull-up/pull-down feature can be selected by programming corresponding registers. The bus-hold provides a valid logic level when the I/O bus is not actively driven. When bus-hold feature is not selected, the I/O ports can be configured to have pull-up or pull-down by programming the pull-up/pull-down configuration register. An open-drain interrupt output pin (INT) allows monitoring of the input pins and is asserted each time a change

occurs on an input port unless that port is masked (default = masked). A ‘GPIO All Call’ command allows

programming multiple PCA9575s at the same time even if they have different individual I2C-bus addresses. This command allows optimal code programming when more than one device must be programmed with the same instruction or if all outputs must be turned on or off at the same time. The internal Power-On Reset (POR) or hardware reset pin (RESET) initializes the two banks of 8 I/Os as inputs, sets the registers to their default values and initializes the device state machine. The I/O banks are held in its default state when the logic supply (VDD) is off. The PCA9575 is available in 24-pin TSSOP, 28-pin TSSOP and HWQFN24 packages, and is specified over the -40 °C to +85 °C industrial temperature range, with HWQFN24 up to +105 °C. The 28-pin package provides four address select pins, allowing up to 16 PCA9575 devices to be connected with 16 different addresses on the same I2C-bus.

2 Features and benefits

? Separate supply rails for core logic and each of the two I/O banks provides voltage level shifting

? 1.1 V to 3.6 V operation with level shifting feature

? Very low standby current: < 2 μA

? 16 configurable I/O pins organized as 2 banks that default to inputs at power-up

? Outputs:

– Totem pole: 1 mA source and 3 mA sink

– Independently programmable 100 kΩ pull-up or pull-down for each I/O pin

– Open-drain active LOW interrupt (INT) output pin allows monitoring of logic level change of pins

programmed as inputs

? Inputs:

– Programmable bus hold provides valid logic level when inputs are not actively driven

– Programmable Interrupt Mask Control for input pins that do not require an interrupt when their states change

or to prevent spurious interrupts default to mask at power-up

– Polarity Inversion register allows inversion of the polarity of the I/O pins when read

? 400 kHz I2C-bus serial interface

? Compliant with I2C-bus Standard-mode (100 kHz)

? Active LOW reset (RESET) input pin resets device to power-up default state

? GPIO All Call address allows programming of more than one device at the same time with the same

parameters

? 16 programmable target addresses using 4 address pins (28-pin TSSOP only)

? -40 °C to +85 °C operation, with HWQFN24 up to +105 °C

? ESD protection exceeds 6000 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101

? Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA

? Packages offered: TSSOP28, TSSOP24, HWQFN24

3 Applications

? Cell phones

? Media players

? Multi-voltage environments

? Battery operated mobile gadgets

? Motherboards

? Servers

? RAID systems

? Industrial control

? Medical equipment

? PLCs

? Gaming machines

? Instrumentation and test measurement

產(chǎn)品屬性

  • 型號(hào):

    PCA9575HF118

  • 制造商:

    NXP

  • 制造商:

    NXP Semiconductors

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
NXP
TSSOP24
150
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
NXP
2016+
TSSOP
6523
只做進(jìn)口原裝現(xiàn)貨!假一賠十!
詢價(jià)
NXP(恩智浦)
23+
NA
6000
原裝現(xiàn)貨訂貨價(jià)格優(yōu)勢(shì)
詢價(jià)
NXP/恩智浦
QFN
125000
一級(jí)代理原裝正品,價(jià)格優(yōu)勢(shì),長(zhǎng)期供應(yīng)!
詢價(jià)
NXP SEMICONDUCTORS
22+
NA
1795
原裝正品支持實(shí)單
詢價(jià)
NXP(恩智浦)
23+
9865
原裝正品,假一賠十
詢價(jià)
NXP(恩智浦)
23+
NA
20094
正納10年以上分銷經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持
詢價(jià)
NXP
22+23+
TSSOP24
47438
絕對(duì)原裝正品現(xiàn)貨,全新深圳原裝進(jìn)口現(xiàn)貨
詢價(jià)
NXP
22+
24TSSOP
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
NXP
589220
16余年資質(zhì) 絕對(duì)原盒原盤 更多數(shù)量
詢價(jià)