1032E1111中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書
1032E1111規(guī)格書詳情
Description
The ispLSI and pLSI 1032E are High Density Programmable Logic Devices containing 192 Registers, 64 Universal I/O pins, eight Dedicated Input pins, four Dedicated Clock Input pins and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 1032E features 5-Volt in-system programmability and in-system diagnostic capabilities. The ispLSI 1032E device offers non-volatile reprogrammability of the logic, as well as the interconnects to provide truly reconfigurable systems. It is architecturally and parametrically compatible to the pLSI 1032E device, but multiplexes four input pins to control in-system programming. A functional superset of the ispLSI and pLSI 1032 architecture, the ispLSI and pLSI 1032E devices add two new global output enable pins.
Features
? HIGH DENSITY PROGRAMMABLE LOGIC
— 6000 PLD Gates
— 64 I/O Pins, Eight Dedicated Inputs
— 192 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 125 MHz Maximum Operating Frequency
— tpd = 7.5 ns Propagation Delay
— TTL Compatible Inputs and Outputs
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
? ispLSI OFFERS THE FOLLOWING ADDED FEATURES
— In-System Programmable (ISP?) 5-Volt Only
— Increased Manufacturing Yields, Reduced Time-toMarket and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyping
? OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FIELD PROGRAMMABLE GATE ARRAYS
— Complete Programmable Device Can Combine Glue Logic and Structured Designs
— Enhanced Pin Locking Capability
— Four Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control to Minimize Switching Noise
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
? ispEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?
— PC and UNIX Platforms
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
JKSEMI(金開(kāi)盛) |
23+ |
SMD,10x3.2mm |
6000 |
誠(chéng)信服務(wù),絕對(duì)原裝原盤 |
詢價(jià) | ||
ON |
21+ |
O-NEW PGA |
11 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
WAITER |
21+ |
SMD |
530 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
WAITER |
24+ |
SMD |
68900 |
一站配齊 原盒原包現(xiàn)貨 朱S Q2355605126 |
詢價(jià) | ||
SENTROL |
新 |
13 |
全新原裝 貨期兩周 |
詢價(jià) | |||
LATTIC |
2122+ |
PLCC |
9880 |
全新原裝正品現(xiàn)貨,優(yōu)勢(shì)渠道可含稅,假一賠十 |
詢價(jià) | ||
23+ |
SOP100 |
5000 |
原廠授權(quán)代理,海外優(yōu)勢(shì)訂貨渠道??商峁┐罅繋?kù)存,詳 |
詢價(jià) | |||
WAITER |
22+ |
SMD |
25000 |
原裝現(xiàn)貨,價(jià)格優(yōu)惠,假一罰十 |
詢價(jià) | ||
WALTER華德 |
2112+ |
SMD,10.25x3.2x3.2mm |
115000 |
2000個(gè)/圓盤一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨, |
詢價(jià) | ||
LATTIC |
2023+ |
8700 |
原裝現(xiàn)貨 |
詢價(jià) |