5270中文資料AEROFLEX數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
5270規(guī)格書(shū)詳情
DESCRIPTION
The ACT5270 is a highly integrated superscalar microprocessor that implements a superset of the MIPS IV Instruction Set Architecture(ISA). It has a high performance 64-bit integer unit, a high throughput, fully pipelined 64-bit floating point unit, an operating system friendly memory management unit with a 48-entry fully associative TLB, a 16 KByte 2-way set associative instruction cache, a 16 KByte 2-way set associative data cache, and a high-performance 64-bit system interface with support for an optional external secondary cache. The ACT5270 can issue both an integer and a floating point instruction in the same cycle.
Features
■ Full militarized QED RM5270 microprocessor
■ Dual Issue superscalar microprocessor - can issue one integer and one floating-point instruction per cycle
● 133, 150, 200 MHz operating frequencies – Consult Factory for latest speeds
● 260 Dhrystone2.1 MIPS
● SPECInt95 5.0, SPECfp95 5.3
■ High performance system interface compatible with RM5260, R4600, R4700 and R5000
● 64-bit multiplexed system address/data bus for optimum price/ performance with up to 100 MHz operating frequency
● High performance write protocols maximize uncached write bandwidth
● Supports clock divisors (2, 3, 4, 5, 6, 7, 8)
● 5V compatible I/O’s
● IEEE 1149.1 JTAG boundary scan
■ Integrated on-chip caches
● 16KB instruction - 2 way set associative
● 16KB data - 2 way set associative
● Virtually indexed, physically tagged
● Write-back and write-through on per page basis
● Pipeline restart on first double for data cache misses
■ Integrated memory management unit
● Fully associative joint TLB (shared by I and D translations)
● 48 dual entries map 96 pages
● Variable page size (4KB to 16MB in 4x increments)
■ Integrated secondary cache controller (R5000 compatible)
● Supports 512K or 2MByte block write-through secondary
■ High-performance floating point unit
● Single cycle repeat rate for common single precision operations and some double precision operations
● Two cycle repeat rate for double precision multiply and double precision combined multiply-add operations
● Single cycle repeat rate for single precision combined multiplyadd operation
■ MIPS IV instruction set
● Floating point multiply-add instruction increases performance in signal processing and graphics applications
● Conditional moves to reduce branch frequency
● Index address modes (register + register)
■ Embedded application enhancements
● Specialized DSP integer Multiply-Accumulate instruction and 3 operand multiply instruction
● I and D cache locking by set
● Optional dedicated exception vector for interrupts
■ Fully static CMOS design with power down logic
● Standby reduced power mode with WAIT instruction
● 6 Watts typical at 3.3V 200 MHz
■ 208-lead CQFP, cavity-up package (F17)
■ 208-lead CQFP, inverted footprint (F24), Intended to duplicate the commercial QED footprint
■ 179-pin PGA package (Future Product) (P10)
產(chǎn)品屬性
- 型號(hào):
5270
- 制造商:
VIDEK
- 功能描述:
PATCH PANEL CAT5E UTP 4U 96PORT
- 制造商:
Thomas & Betts
- 功能描述:
RING,SEALING-4 RUBBER W/STL
- 功能描述:
Fittings Sealing Ring 4inch Stainless Steel
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TE/泰科 |
2420+ |
/ |
503786 |
一級(jí)代理,原裝正品! |
詢(xún)價(jià) | ||
ACES ELECTRONICS |
22+ |
N/A |
6722 |
原裝原裝原裝 |
詢(xún)價(jià) | ||
24+ |
N/A |
69000 |
一級(jí)代理-主營(yíng)優(yōu)勢(shì)-實(shí)惠價(jià)格-不悔選擇 |
詢(xún)價(jià) | |||
Murata |
19+ |
100000 |
原裝正品價(jià)格優(yōu)勢(shì) |
詢(xún)價(jià) | |||
TE/泰科 |
23+ |
NA/原裝 |
82985 |
代理-優(yōu)勢(shì)-原裝-正品-現(xiàn)貨*期貨 |
詢(xún)價(jià) | ||
TE/泰科 |
24+ |
36272 |
原廠現(xiàn)貨渠道 |
詢(xún)價(jià) | |||
HIMAX |
23+ |
QFN |
6500 |
專(zhuān)注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) | ||
MICROCHIP/微芯 |
23+ |
MSOP8 |
3000 |
一級(jí)代理原廠VIP渠道,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、 |
詢(xún)價(jià) | ||
Murata Power Solutions |
23+ |
SMD |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢(xún)價(jià) | ||
TE |
24+ |
con |
2500 |
優(yōu)勢(shì)庫(kù)存,原裝正品 |
詢(xún)價(jià) |