56800E中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書
廠商型號(hào) |
56800E |
功能描述 | 16-bit Digital Signal Controllers |
文件大小 |
2.52006 Mbytes |
頁(yè)面數(shù)量 |
60 頁(yè) |
生產(chǎn)廠商 | NXP Semiconductors |
企業(yè)簡(jiǎn)稱 |
nxp【恩智浦】 |
中文名稱 | 恩智浦半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-11-17 16:20:00 |
56800E規(guī)格書詳情
56854 General Description
? 120 MIPS at 120MHz
? 16K x 16-bit Program SRAM
? 16K x 16-bit Data SRAM
? 1K x 16-bit Boot ROM
? Access up to 2M words of program or 8M data memory
? Chip Select Logic for glue-less interface to ROM and
SRAM
? Six (6) independent channels of DMA
? Enhanced Synchronous Serial Interfaces (ESSI)
? Two (2) Serial Communication Interfaces (SCI)
? Serial Port Interface (SPI)
? 8-bit Parallel Host Interface
? General Purpose 16-bit Quad Timer
? JTAG/Enhanced On-Chip Emulation (OnCE?) for
unobtrusive, real-time debugging
? Computer Operating Properly (COP)/Watchdog Timer
? Time-of-Day (TOD)
? 128 LQFP package
? Up to 41 GPIO
1.1 56854 Features
1.1.1Digital Signal Processing Core
?Efficient 16-bit engine with dual Harvard architecture
?120 Million Instructions Per Second (MIPS) at 120MHz core frequency
?Single-cycle 16 × 16-bit parallel Multiplier-Accumulator (MAC)
?Four (4) 36-bit accumulators including extension bits
?16-bit bidirectional shifter
?Parallel instruction set with unique DSP addressing modes
?Hardware DO and REP loops
?Three (3) internal address buses and one (1) external address bus
?Four (4) internal data buses and one (1) external data bus
?Instruction set supports both DSP and controller functions
?Four (4) hardware interrupt levels
?Five (5) software interrupt levels
?Controller-style addressing modes and instructions for compact code
?Efficient C Compiler and local variable support
?Software subroutine and interrupt stack with depth limited only by memory
?JTAG/Enhanced OnCE debug programming interface
1.1.2Memory
?Harvard architecture permits up to three (3) simultaneous accesses to program and data memory
?On-Chip Memory
—16K × 16-bit Program SRAM
—16K × 16-bit Data SRAM
—1K × 16-bit Boot ROM
?Off-Chip Memory Expansion (EMI)
—Access up to 2M words of program memory or up to 8M words of data memory
—Chip Select Logic for glue-less interface to ROM and SRAM
1.1.3Peripheral Circuits for 56854
?General Purpose 16-bit Quad Timer*
?Two (2) Serial Communication Interfaces (SCI)*
?Serial Peripheral Interface (SPI) Port*
?Enhanced Synchronous Serial Interface (ESSI) module*
?Computer Operating Properly (COP)/Watchdog Timer
?JTAG/Enhanced On-Chip Emulation (EOnCE) for unobtrusive, real-time debugging
?Six (6) independent channels of DMA
?8-bit Parallel Host Interface*
?Time of Day
?Up to 41 GPIO
* Each peripheral I/O can be used alternately as a General Purpose I/O if not needed
1.1.4Energy Information
?Fabricated in high-density CMOS with 3.3V, TTL-compatible digital inputs
?Wait and Stop modes available
產(chǎn)品屬性
- 型號(hào):
56800E
- 制造商:
FREESCALE
- 制造商全稱:
Freescale Semiconductor, Inc
- 功能描述:
16-bit Digital Signal Controllers
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Dialight |
2005 |
100 |
公司優(yōu)勢(shì)庫(kù)存 熱賣中!! |
詢價(jià) | |||
DL |
22+ |
NA |
30000 |
原裝現(xiàn)貨假一罰十 |
詢價(jià) | ||
24+ |
N/A |
60000 |
一級(jí)代理-主營(yíng)優(yōu)勢(shì)-實(shí)惠價(jià)格-不悔選擇 |
詢價(jià) | |||
DIALIGHT |
24+ |
con |
197 |
現(xiàn)貨常備產(chǎn)品原裝可到京北通宇商城查價(jià)格https://www.jbchip.com/index |
詢價(jià) | ||
Dialight |
新 |
5 |
全新原裝 貨期兩周 |
詢價(jià) | |||
Dialight |
22+ |
NA |
12080 |
加我QQ或微信咨詢更多詳細(xì)信息, |
詢價(jià) | ||
Dialight |
2022+ |
1 |
全新原裝 貨期兩周 |
詢價(jià) | |||
FREESCALE |
23+ |
NA |
19960 |
只做進(jìn)口原裝,終端工廠免費(fèi)送樣 |
詢價(jià) | ||
DIALIGHT |
22+ |
N/A |
2500 |
進(jìn)口原裝,優(yōu)勢(shì)現(xiàn)貨 |
詢價(jià) | ||
DIALIGHT |
20+ |
光電元件 |
982 |
就找我吧!--邀您體驗(yàn)愉快問(wèn)購(gòu)元件! |
詢價(jià) |