首頁>72V36100L10BBGI>規(guī)格書詳情

72V36100L10BBGI中文資料IDT數(shù)據(jù)手冊PDF規(guī)格書

72V36100L10BBGI
廠商型號

72V36100L10BBGI

功能描述

3.3 VOLT HIGH-DENSITY SUPERSYNC II

文件大小

310.35 Kbytes

頁面數(shù)量

48

生產(chǎn)廠商 Integrated Device Technology, Inc.
企業(yè)簡稱

IDT

中文名稱

Integrated Device Technology, Inc.官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-15 17:10:00

72V36100L10BBGI規(guī)格書詳情

DESCRIPTION:

The IDT72V36100/72V36110 are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x36/x18/x9 data flow. These FIFOs offer several key user benefits:

? Flexible x36/x18/x9 Bus-Matching on both read and write ports

? The period required by the retransmit operation is fixed and short.

? The first word data latency period, from the time the first word is

written to an empty FIFO to the time it can be read, is fixed and short.

? Asynchronous/Synchronous translation on the read or write ports

? High density offerings up to 4 Mbit

FEATURES:

? Choose among the following memory organizations:

IDT72V36100 - 65,536 x 36

IDT72V36110 - 131,072 x 36

? Higher density, 2Meg and 4Meg SuperSync II FIFOs

? Up to 166 MHz Operation of the Clocks

? User selectable Asynchronous read and/or write ports (PBGA Only)

? User selectable input and output port bus-sizing

- x36 in to x36 out

- x36 in to x18 out

- x36 in to x9 out

- x18 in to x36 out

- x9 in to x36 out

? Big-Endian/Little-Endian user selectable byte representation

? 5V input tolerant

? Fixed, low first word latency

? Zero latency retransmit

? Auto power down minimizes standby power consumption

? Master Reset clears entire FIFO

? Partial Reset clears data, but retains programmable settings

? Empty, Full and Half-Full flags signal FIFO status

? Programmable Almost-Empty and Almost-Full flags, each flag can

default to one of eight preselected offsets

? Selectable synchronous/asynchronous timing modes for Almost

Empty and Almost-Full flags

? Program programmable flags by either serial or parallel means

? Select IDT Standard timing (using EF and FF flags) or First Word

Fall Through timing (using OR and IR flags)

? Output enable puts data outputs into high impedance state

? Easily expandable in depth and width

? JTAG port, provided for Boundary Scan function (PBGA Only)

? Independent Read and Write Clocks (permit reading and writing

simultaneously)

? Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic

Ball Grid Array (PBGA) (with additional features)

? Pin compatible to the SuperSync II (IDT72V3640/72V3650/72V3660/

72V3670/72V3680/72V3690) family

? High-performance submicron CMOS technology

? Industrial temperature range (–40°C to +85°C) is available

? Green parts available, see ordering information

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
IDT, Integrated Device Technol
21+
128-LQFP
36
100%進口原裝!長期供應(yīng)!絕對優(yōu)勢價格(誠信經(jīng)營)
詢價
RENESAS(瑞薩電子)
22+
NA
500000
萬三科技,秉承原裝,購芯無憂
詢價
IDT
1002
2
公司優(yōu)勢庫存 熱賣中!
詢價
IDT, Integrated Device Technol
24+
128-TQFP(14x20)
53200
一級代理/放心采購
詢價
Integrated Device Technology
2022+
原廠原包裝
8600
全新原裝 支持表配單 中國著名電子元器件獨立分銷
詢價
Renesas Electronics America In
24+
128-LQFP
9350
獨立分銷商 公司只做原裝 誠心經(jīng)營 免費試樣正品保證
詢價
IDT
1931+
N/A
1186
加我qq或微信,了解更多詳細信息,體驗一站式購物
詢價
IDT
22+
NA
1186
加我QQ或微信咨詢更多詳細信息,
詢價
23+
6000
現(xiàn)貨 有價可談
詢價
IDT
20+
QFP-128
36
就找我吧!--邀您體驗愉快問購元件!
詢價