首頁>72V36110L7-5PFG8>規(guī)格書詳情
72V36110L7-5PFG8中文資料IDT數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多72V36110L7-5PFG8規(guī)格書詳情
DESCRIPTION:
The IDT72V36100/72V36110 are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x36/x18/x9 data flow. These FIFOs offer several key user benefits:
? Flexible x36/x18/x9 Bus-Matching on both read and write ports
? The period required by the retransmit operation is fixed and short.
? The first word data latency period, from the time the first word is
written to an empty FIFO to the time it can be read, is fixed and short.
? Asynchronous/Synchronous translation on the read or write ports
? High density offerings up to 4 Mbit
FEATURES:
? Choose among the following memory organizations:
IDT72V36100 - 65,536 x 36
IDT72V36110 - 131,072 x 36
? Higher density, 2Meg and 4Meg SuperSync II FIFOs
? Up to 166 MHz Operation of the Clocks
? User selectable Asynchronous read and/or write ports (PBGA Only)
? User selectable input and output port bus-sizing
- x36 in to x36 out
- x36 in to x18 out
- x36 in to x9 out
- x18 in to x36 out
- x9 in to x36 out
? Big-Endian/Little-Endian user selectable byte representation
? 5V input tolerant
? Fixed, low first word latency
? Zero latency retransmit
? Auto power down minimizes standby power consumption
? Master Reset clears entire FIFO
? Partial Reset clears data, but retains programmable settings
? Empty, Full and Half-Full flags signal FIFO status
? Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
? Selectable synchronous/asynchronous timing modes for Almost
Empty and Almost-Full flags
? Program programmable flags by either serial or parallel means
? Select IDT Standard timing (using EF and FF flags) or First Word
Fall Through timing (using OR and IR flags)
? Output enable puts data outputs into high impedance state
? Easily expandable in depth and width
? JTAG port, provided for Boundary Scan function (PBGA Only)
? Independent Read and Write Clocks (permit reading and writing
simultaneously)
? Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic
Ball Grid Array (PBGA) (with additional features)
? Pin compatible to the SuperSync II (IDT72V3640/72V3650/72V3660/
72V3670/72V3680/72V3690) family
? High-performance submicron CMOS technology
? Industrial temperature range (–40°C to +85°C) is available
? Green parts available, see ordering information
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
RENESAS(瑞薩電子) |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 | ||
Renesas |
23+ |
128-LQFP |
12724 |
確保原裝正品,專注終端客戶一站式BOM配單 |
詢價 | ||
IDT |
24+ |
LQFP |
13 |
詢價 | |||
RENESAS(瑞薩)/IDT |
23+ |
TQFP128(14x20) |
7350 |
現(xiàn)貨供應(yīng),當天可交貨!免費送樣,原廠技術(shù)支持!!! |
詢價 | ||
RENESAS(瑞薩)/IDT |
1921+ |
TQFP-120(14x14) |
3575 |
向鴻倉庫現(xiàn)貨,優(yōu)勢絕對的原裝! |
詢價 | ||
IDT, Integrated Device Technol |
21+ |
128-LQFP |
56 |
100%進口原裝!長期供應(yīng)!絕對優(yōu)勢價格(誠信經(jīng)營) |
詢價 | ||
IDT |
16+ |
原廠封裝 |
2000 |
原裝現(xiàn)貨假一罰十 |
詢價 | ||
RENESAS(瑞薩)/IDT |
2021+ |
TQFP-128(14x20) |
499 |
詢價 | |||
24+ |
N/A |
47000 |
一級代理-主營優(yōu)勢-實惠價格-不悔選擇 |
詢價 | |||
RENESAS(瑞薩)/IDT |
2117+ |
TQFP-128(14x20) |
315000 |
36個/托盤一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長 |
詢價 |