74173中文資料飛利浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
74173 |
功能描述 | Quad D-type flip-flop; positive-edge trigger; 3-state |
文件大小 |
69.04 Kbytes |
頁(yè)面數(shù)量 |
10 頁(yè) |
生產(chǎn)廠商 | NXP Semiconductors |
企業(yè)簡(jiǎn)稱 |
Philips【飛利浦】 |
中文名稱 | 荷蘭皇家飛利浦官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-3-6 17:23:00 |
人工找貨 | 74173價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
74173規(guī)格書詳情
GENERAL DESCRIPTION
The 74HC/HCT173 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.
The 74HC/HCT173 are 4-bit parallel load registers with clock enable control, 3-state buffered outputs (Q0 to Q3) and master reset (MR).
When the two data enable inputs (E1 and E2) are LOW, the data on the Dn inputs is loaded into the register synchronously with the LOW-to-HIGH clock (CP) transition. When one or both En inputs are HIGH one set-up time prior to the LOW-to-HIGH clock transition, the register will retain the previous data. Data inputs and clock enable inputs are fully edge-triggered and must be stable only one set-up time prior to the LOW-to-HIGH clock transition.
The master reset input (MR) is an active HIGH asynchronous input. When MR is HIGH, all four flip-flops are reset (cleared) independently of any other input condition.
The 3-state output buffers are controlled by a 2-input NOR gate. When both output enable inputs (OE1 and OE2) are LOW, the data in the register is presented to the Qn outputs. When one or both OEn inputs are HIGH, the outputs are forced to a high impedance OFF-state. The 3-state output buffers are completely independent of the register operation; the OEn transition does not affect the clock and reset operations.
FEATURES
? Gated input enable for hold (do nothing) mode
? Gated output enable control
? Edge-triggered D-type register
? Asynchronous master reset
? Output capability: bus driver
? ICC category: MSI
產(chǎn)品屬性
- 型號(hào):
74173
- 制造商:
HITACHI
- 制造商全稱:
Hitachi Semiconductor
- 功能描述:
4-bit D-type Register(with 3-state Outputs)
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NS |
21+ |
DIP |
255 |
原裝現(xiàn)貨假一賠十 |
詢價(jià) | ||
TI |
24+ |
DIP |
35200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
MEV |
23+ |
NA |
9856 |
原裝正品,假一罰百! |
詢價(jià) | ||
TI/德州儀器 |
23+ |
- |
8355 |
只做原裝現(xiàn)貨/實(shí)單可談/支持含稅拆樣 |
詢價(jià) | ||
NSC |
24+ |
DIP-16 |
805 |
詢價(jià) | |||
TI(德州儀器) |
2024+ |
- |
500000 |
誠(chéng)信服務(wù),絕對(duì)原裝原盤 |
詢價(jià) | ||
74173PC |
50 |
50 |
詢價(jià) | ||||
MAXIM |
2016+ |
TQFP48 |
3526 |
假一罰十進(jìn)口原裝現(xiàn)貨原盤原標(biāo)! |
詢價(jià) | ||
FSC/ON |
23+ |
原包裝原封 □□ |
1871 |
原裝進(jìn)口特價(jià)供應(yīng) QQ 1304306553 更多詳細(xì)咨詢 庫(kù)存 |
詢價(jià) | ||
NS |
23+ |
DIP |
20000 |
原裝正品 歡迎咨詢 |
詢價(jià) |