首頁>74ALS109AD>規(guī)格書詳情

74ALS109AD中文資料飛利浦數據手冊PDF規(guī)格書

74ALS109AD
廠商型號

74ALS109AD

功能描述

Dual J-K positive edge-triggered flip-flop with set and reset

文件大小

93.6 Kbytes

頁面數量

9

生產廠商 NXP Semiconductors
企業(yè)簡稱

Philips飛利浦

中文名稱

荷蘭皇家飛利浦官網

原廠標識
數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-25 14:35:00

人工找貨

74ALS109AD價格和庫存,歡迎聯系客服免費人工找貨

74ALS109AD規(guī)格書詳情

DESCRIPTION

The 74ALS109A is a dual positive edge-triggered JK-type flip-flop featuring individual J, K, clock, set, and reset inputs; also true and complementary outputs. Set (SD) and reset (RD) are asynchronous active-Low inputs and operate independently of the clock (CP) input.

The J and K are edge-triggered inputs which control the state changes of the flip-flops as described in the function table. Clock triggering occurs at a voltage level and is not directly related to the transition time of the positive-going pulse. The J and K inputs must be stable just one setup time prior to the Low-to-High transition of the clock for predictable operation. The JK design allows operation as a D flip-flop by tying J and K inputs together. Although the clock input is level sensitive, the positive transition of the clock pulse between the 0.8V and 2.0V levels should be equal to or less than the clock to output delay time for reliable operation.

產品屬性

  • 型號:

    74ALS109AD

  • 制造商:

    PHILIPS

  • 制造商全稱:

    NXP Semiconductors

  • 功能描述:

    Dual J-K positive edge-triggered flip-flop with set and reset

供應商 型號 品牌 批號 封裝 庫存 備注 價格
FSC
21+
SOP14
4510
原裝現貨假一賠十
詢價
TI
24+
SOP5.2
2987
只售原裝自家現貨!誠信經營!歡迎來電!
詢價
NAT
1995
4344
原裝正品現貨庫存價優(yōu)
詢價
TI
24+
SOP
500
詢價
SIG
21+
DIP14
1638
只做原裝正品,不止網上數量,歡迎電話微信查詢!
詢價
FSC
23+
SOP
3200
全新原裝、誠信經營、公司現貨銷售
詢價
TI
92+
SOIC-16/5.2mm
39
原裝現貨海量庫存歡迎咨詢
詢價
FSC
01+
SOP14
4510
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價
FSC
21+
SOP14
9866
詢價
fsc
24+
N/A
6980
原裝現貨,可開13%稅票
詢價