首頁>74ALVCH16652DGG>規(guī)格書詳情
74ALVCH16652DGG集成電路(IC)的緩沖器驅(qū)動(dòng)器接收器收發(fā)器規(guī)格書PDF中文資料
廠商型號 |
74ALVCH16652DGG |
參數(shù)屬性 | 74ALVCH16652DGG 封裝/外殼為56-TFSOP(0.240",6.10mm 寬);包裝為卷帶(TR);類別為集成電路(IC)的緩沖器驅(qū)動(dòng)器接收器收發(fā)器;產(chǎn)品描述:IC TXRX NON-INVERT 3.6V 56TSSOP |
功能描述 | 16-bit transceiver/register with dual enable; 3-state |
封裝外殼 | 56-TFSOP(0.240",6.10mm 寬) |
文件大小 |
260.39 Kbytes |
頁面數(shù)量 |
18 頁 |
生產(chǎn)廠商 | Nexperia B.V. All rights reserved |
企業(yè)簡稱 |
NEXPERIA【安世】 |
中文名稱 | 安世半導(dǎo)體(中國)有限公司官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-1-15 10:05:00 |
相關(guān)芯片規(guī)格書
更多74ALVCH16652DGG規(guī)格書詳情
1. General description
The 74ALVCH16652 consists of 16 non-inverting bus transceiver circuits with 3-state outputs, Dtype
flip-flops and control circuitry arranged for multiplexed transmission of data directly from the
data bus or from the internal storage registers.
Data on the ‘A’ or ‘B’, or both buses, will be stored in the internal registers, at the appropriate clock
inputs (nCPAB or nCPBA) regardless of the select inputs (nSAB and nSBA) or output enable
(nOEAB and nOEBA) control inputs.
Depending on the select inputs nSAB and nSBA data can directly go from input to output (real-time
mode) or data can be controlled by the clock (storage mode), when OE inputs permit this operating
mode.
The output enable inputs nOEAB and nOEBA determine the operation mode of the transceiver.
When nOEAB is LOW, no data transmission from nBn to nAn is possible and when nOEBA is
HIGH, no data transmission from nBn to nAn is possible.
When nSAB and nSBA are in the real-time transfer mode, it is also possible to store data without
using the internal D-type flip-flops by simultaneously enabling nOEAB and nOEBA. In this
configuration each output reinforces its input.
Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
2. Features and benefits
? Wide supply voltage range of 1.2 V to 3.6 V
? CMOS low power consumption
? Direct interface with TTL levels
? Current drive ±24 mA at VCC = 3.0 V.
? MULTIBYTE flow-through standard pin-out architecture
? Low inductance multiple VCC and GND pins for minimum noise and ground bounce
? All data inputs have bushold
? Output drive capability 50 Ω transmission lines at 85 °C
? Complies with JEDEC standards:
? JESD8-5 (2.3 V to 2.7 V)
? JESD8B/JESD36 (2.7 V to 3.6 V)
? ESD protection:
? HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V
? CDM JESD22-C101E exceeds 1000 V
產(chǎn)品屬性
- 產(chǎn)品編號:
74ALVCH16652DGG
- 制造商:
NXP USA Inc.
- 類別:
集成電路(IC) > 緩沖器,驅(qū)動(dòng)器,接收器,收發(fā)器
- 系列:
74ALVCH
- 包裝:
卷帶(TR)
- 邏輯類型:
收發(fā)器,非反相
- 每個(gè)元件位數(shù):
8
- 輸出類型:
三態(tài)
- 電流 - 輸出高、低:
24mA,24mA
- 電壓 - 供電:
2.3V ~ 2.7V,3V ~ 3.6V
- 工作溫度:
-40°C ~ 85°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
56-TFSOP(0.240",6.10mm 寬)
- 供應(yīng)商器件封裝:
56-TSSOP
- 描述:
IC TXRX NON-INVERT 3.6V 56TSSOP
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Nexperia(安世) |
23+ |
TSSOP566.1mm |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
Nexperia(安世) |
23+ |
TSSOP566 |
2886 |
原裝現(xiàn)貨,免費(fèi)供樣,技術(shù)支持,原廠對接 |
詢價(jià) | ||
NXP USA Inc. |
24+ |
56-TSSOP |
65200 |
一級代理/放心采購 |
詢價(jià) | ||
ph |
23+ |
NA |
1051 |
專做原裝正品,假一罰百! |
詢價(jià) | ||
NXP/恩智浦 |
22+ |
SO-20 |
8880 |
原裝認(rèn)準(zhǔn)芯澤盛世! |
詢價(jià) | ||
NXP/恩智浦 |
21+ |
SO-20 |
8080 |
只做原裝,質(zhì)量保證 |
詢價(jià) | ||
Nexperia USA Inc. |
24+ |
56-TFSOP(0.240 6.10mm 寬) |
9350 |
獨(dú)立分銷商 公司只做原裝 誠心經(jīng)營 免費(fèi)試樣正品保證 |
詢價(jià) | ||
NXP/恩智浦 |
22+ |
TSSOP-14 |
12000 |
只有原裝,原裝,假一罰十 |
詢價(jià) | ||
NXP |
22+ |
56TSSOP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
NXP |
23+ |
20000 |
全新、原裝、現(xiàn)貨 |
詢價(jià) |