首頁>74ALVCH16841>規(guī)格書詳情
74ALVCH16841集成電路(IC)的鎖存器規(guī)格書PDF中文資料
廠商型號(hào) |
74ALVCH16841 |
參數(shù)屬性 | 74ALVCH16841 封裝/外殼為56-TFSOP(0.240",6.10mm 寬);包裝為卷帶(TR);類別為集成電路(IC)的鎖存器;產(chǎn)品描述:IC 20BIT BUS INTRFC D 56TSSOP |
功能描述 | 20-bit bus interface D-type latch; 3-state |
文件大小 |
215.77 Kbytes |
頁面數(shù)量 |
12 頁 |
生產(chǎn)廠商 | Nexperia B.V. All rights reserved |
企業(yè)簡(jiǎn)稱 |
NEXPERIA【安世】 |
中文名稱 | 安世半導(dǎo)體(中國)有限公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-12-31 22:30:00 |
相關(guān)芯片規(guī)格書
更多- 74ALVCH16827
- 74ALVCH16827DGG
- 74ALVCH16831DBBRE4
- 74ALVCH16831DBBRG4
- 74ALVCH16832
- 74ALVCH16832DGG
- 74ALVCH16835ZQLR
- 74ALVCH16835DGVRE4
- 74ALVCH16835DLG4
- 74ALVCH16835DGVRG4
- 74ALVCH16835DGGRE4
- 74ALVCH16835DLRG4
- 74ALVCH16835DGGRG4
- 74ALVCH16825DGGRE4
- 74ALVCH16832DGGRG4
- 74ALVCH16827DGGRG4
- 74ALVCH16827DGGRE4
- 74ALVCH16825DLRG4
74ALVCH16841規(guī)格書詳情
1. General description
The 74ALVCH16841 has two 10-bit D-type latch featuring separate D-type inputs for each latch
and 3-state outputs for bus oriented applications. The two sections of each register are controlled
independently by the latch enable (nLE) and output enable (nOE) control gates.
When nOE is LOW, the data in the registers appears at the outputs. When nOE is HIGH the
outputs are in High-impedance OFF state. Operation of the nOE input does not affect the state of
the flip-flops.
The 74ALVCH16841 has active bus hold circuitry which is provided to hold unused or floating
data inputs at a valid logic level. This feature eliminates the need for external pull-up or pull-down
resistors.
2. Features and benefits
? Wide supply voltage range of 1.2 V to 3.6 V
? CMOS low power consumption
? Direct interface with TTL levels
? Current drive ±24 mA at VCC = 3.0 V
? MULTIBYTE flow-through standard pin-out architecture
? Low inductance multiple VCC and GND pins for minimize noise and ground bounce
? All data inputs have bushold
? Output drive capability 50 Ω transmission lines at 85 °C
? 3-state non-inverting outputs for bus oriented applications
? Complies with JEDEC standards:
? JESD8-5 (2.3 V to 2.7 V)
? JESD8B/JESD36 (2.7 V to 3.6 V)
? ESD protection:
? HBM ANSI/ESDA/JEDEC JS-001 exceeds 2000 V
? CDM JESD22-C101E exceeds 1000 V
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
74ALVCH16841DGG
- 制造商:
NXP USA Inc.
- 類別:
集成電路(IC) > 鎖存器
- 系列:
74ALVCH
- 包裝:
卷帶(TR)
- 邏輯類型:
D 型透明鎖存器
- 電路:
10:10
- 輸出類型:
三態(tài)
- 電壓 - 供電:
2.3V ~ 3.6V
- 延遲時(shí)間 - 傳播:
2.5ns
- 電流 - 輸出高、低:
24mA,24mA
- 工作溫度:
-40°C ~ 85°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
56-TFSOP(0.240",6.10mm 寬)
- 供應(yīng)商器件封裝:
56-TSSOP
- 描述:
IC 20BIT BUS INTRFC D 56TSSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NXP |
2020+ |
TSSOP56 |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
NXP |
1109+ |
TSSOP |
1177 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
NXP |
1844+ |
TSSOP |
9852 |
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!! |
詢價(jià) | ||
Nexperia(安世) |
2021+ |
TSSOP-56 |
499 |
詢價(jià) | |||
NXP/恩智浦 |
23+ |
SO-20 |
30000 |
原裝正品公司現(xiàn)貨,假一賠十! |
詢價(jià) | ||
NXP/恩智浦 |
23+ |
SO-20 |
8080 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
24+ |
SOP |
2700 |
全新原裝自家現(xiàn)貨優(yōu)勢(shì)! |
詢價(jià) | |||
NXP |
23+ |
TSSOP56 |
245 |
原裝環(huán)保房間現(xiàn)貨假一賠十 |
詢價(jià) | ||
TI |
20+ |
NA |
53650 |
TI原裝主營-可開原型號(hào)增稅票 |
詢價(jià) | ||
PHILIPS |
23+ |
TSSOP |
12300 |
詢價(jià) |