首頁>74ALVT16601>規(guī)格書詳情

74ALVT16601集成電路(IC)的通用總線功能規(guī)格書PDF中文資料

74ALVT16601
廠商型號

74ALVT16601

參數屬性

74ALVT16601 封裝/外殼為56-TFSOP(0.240",6.10mm 寬);包裝為管件;類別為集成電路(IC)的通用總線功能;產品描述:IC 18BIT UNVRSL BUS TXRX 56TSSOP

功能描述

18-bit universal bus transceiver; 3-state

封裝外殼

56-TFSOP(0.240",6.10mm 寬)

文件大小

233.92 Kbytes

頁面數量

21

生產廠商 Nexperia B.V. All rights reserved
企業(yè)簡稱

NEXPERIA安世

中文名稱

安世半導體(中國)有限公司官網

原廠標識
數據手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-19 16:50:00

74ALVT16601規(guī)格書詳情

1. General description

The 74ALVT16601 is a high-performance Bipolar Complementary Metal Oxide

Semiconductor (BiCMOS) product designed for VCC operation at 2.5 V and 3.3 V with I/O

compatibility up to 5 V. This device is an 18-bit universal transceiver featuring

non-inverting 3-state bus compatible outputs in both send and receive directions. Data

flow in each direction is controlled by output enable (OEAB and OEBA), latch enable

(LEAB and LEBA), and clock (CPAB and CPBA) inputs. For A-to-B data flow, the device

operates in the transparent mode when LEAB is HIGH. When LEAB is LOW, the A-bus

data is latched if CPAB is held at a HIGH or LOW level. If LEAB is LOW, the A-bus data is

stored in the latch/flip-flop on the LOW-to-HIGH transition of CPAB. When OEAB is LOW,

the outputs are active. When OEAB is HIGH, the outputs are in the high-impedance state.

The clocks can be controlled with the clock enable inputs (CEAB and CEBA).

Data flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA and CPBA.

Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic

level.

2. Features

n 18-bit bidirectional bus interface

n 5 V I/O compatible

n 3-state buffers

n Output capability: +64 mA and -32 mA

n TTL input and output switching levels

n Input and output interface capability to systems at 5 V supply

n Bus hold data inputs eliminate the need for external pull-up resistors to hold unused

inputs

n Live insertion and extraction permitted

n Power-up reset

n Power-up 3-state

n No bus current loading when output is tied to 5 V bus

n Positive-edge triggered clock inputs

n Latch-up protection:

u JESD78: exceeds 500 mA

n ESD protection:

u MIL STD 883, method 3015: exceeds 2000 V

u Machine model: exceeds 200 V

產品屬性

  • 產品編號:

    74ALVT16601DGG,118

  • 制造商:

    NXP USA Inc.

  • 類別:

    集成電路(IC) > 通用總線功能

  • 系列:

    74ALVT

  • 包裝:

    管件

  • 邏輯類型:

    通用總線收發(fā)器

  • 電路數:

    18 位

  • 電流 - 輸出高、低:

    8mA,24mA;32mA,64mA

  • 電壓 - 供電:

    2.3V ~ 2.7V,3V ~ 3.6V

  • 工作溫度:

    -40°C ~ 85°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    56-TFSOP(0.240",6.10mm 寬)

  • 供應商器件封裝:

    56-TSSOP

  • 描述:

    IC 18BIT UNVRSL BUS TXRX 56TSSOP

供應商 型號 品牌 批號 封裝 庫存 備注 價格
Philips
22+23+
TSSOP
49705
絕對原裝正品現貨,全新深圳原裝進口現貨
詢價
NXP/恩智浦
589220
16余年資質 絕對原盒原盤 更多數量
詢價
PHILIPS/飛利浦
22+
TSSOP56
9000
原裝正品
詢價
24+
5000
公司存貨
詢價
PHILIPS
23+
SSOP
12300
詢價
NXP/恩智浦
2023+
SSOP
3474
原廠全新正品旗艦店優(yōu)勢現貨
詢價
Philips
21+
TSSOP
12588
原裝正品,自己庫存 假一罰十
詢價
PHILIPS
2020+
TSSOP
80000
只做自己庫存,全新原裝進口正品假一賠百,可開13%增
詢價
PHILIPS
24+
TSSOP56
9862
全新原裝現貨/假一罰百!
詢價
NXP/恩智浦
22+
SSOP
25000
原裝現貨,價格優(yōu)惠,假一罰十
詢價