首頁>74HC74BZ>規(guī)格書詳情

74HC74BZ中文資料安世數(shù)據(jù)手冊PDF規(guī)格書

74HC74BZ
廠商型號

74HC74BZ

功能描述

Dual D-type flip-flop with set and reset; positive edge-trigger

文件大小

299.12 Kbytes

頁面數(shù)量

19

生產(chǎn)廠商 Nexperia B.V. All rights reserved
企業(yè)簡稱

NEXPERIA安世

中文名稱

安世半導(dǎo)體(中國)有限公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-12 11:33:00

74HC74BZ規(guī)格書詳情

1. General description

The 74HC74 and 74HCT74 are dual positive edge triggered D-type flip-flop. They have individual

data (nD), clock (nCP), set (nSD) and reset (nRD) inputs, and complementary nQ and nQ outputs.

Data at the nD-input, that meets the set-up and hold time requirements on the LOW-to-HIGH clock

transition, is stored in the flip-flop and appears at the nQ output. Schmitt-trigger action in the clock

input, makes the circuit highly tolerant to slower clock rise and fall times. Inputs include clamp

diodes that enable the use of current limiting resistors to interface inputs to voltages in excess of

VCC.

2. Features and benefits

? Wide supply voltage range from 2.0 to 6.0 V

? CMOS low power dissipation

? High noise immunity

? Input levels:

? For 74HC74: CMOS level

? For 74HCT74: TTL level

? Symmetrical output impedance

? High noise immunity

? Balanced propagation delays

? Latch-up performance exceeds 100 mA per JESD 78 Class II Level B

? Complies with JEDEC standards:

? JESD8C (2.7 V to 3.6 V)

? JESD7A (2.0 V to 6.0 V)

? ESD protection:

? HBM JESD22-A114F exceeds 2000 V

? MM JESD22-A115-A exceeds 200 V

? Multiple package options

? Specified from -40 °C to +85 °C and from -40 °C to +125 °C

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
ST
2016+
SOP
3000
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價
NXP
19+
SOP14
60161
原廠代理渠道,每一顆芯片都可追溯原廠;
詢價
24+
N/A
73000
一級代理-主營優(yōu)勢-實惠價格-不悔選擇
詢價
NXP
23+
SOP
12300
詢價
NXP
SOP7.2
2387
原裝長期供貨!
詢價
24+
5000
公司存貨
詢價
PHI
22+
SOP
5000
全新原裝現(xiàn)貨!自家?guī)齑?
詢價
PHI
23+
SOP3.9mm
7750
全新原裝優(yōu)勢
詢價
PHI
06+
SOIC
1000
全新原裝 絕對有貨
詢價
NXP
SOP14
10265
提供BOM表配單只做原裝貨值得信賴
詢價