首頁>74HCT163D-Q100>規(guī)格書詳情

74HCT163D-Q100集成電路(IC)的計(jì)數(shù)器除法器規(guī)格書PDF中文資料

74HCT163D-Q100
廠商型號

74HCT163D-Q100

參數(shù)屬性

74HCT163D-Q100 封裝/外殼為16-SOIC(0.154",3.90mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的計(jì)數(shù)器除法器;產(chǎn)品描述:IC BINARY COUNTER 4BIT 16SOIC

功能描述

Presettable synchronous 4-bit binary counter; synchronous reset

文件大小

292.9 Kbytes

頁面數(shù)量

19

生產(chǎn)廠商 Nexperia B.V. All rights reserved
企業(yè)簡稱

NEXPERIA安世

中文名稱

安世半導(dǎo)體(中國)有限公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2024-12-28 17:21:00

74HCT163D-Q100規(guī)格書詳情

1. General description

The 74HC163-Q100; 74HCT163-Q100 is a synchronous presettable binary counter with an internal

look-head carry. Synchronous operation is provided by having all flip-flops clocked simultaneously

on the positive-going edge of the clock (CP). The outputs (Q0 to Q3) of the counters may be preset

to a HIGH or LOW. A LOW at the parallel enable input (PE) disables the counting action. It causes

the data at the data inputs (D0 to D3) to be loaded into the counter on the positive-going edge of

the clock. Preset takes place regardless of the levels at count enable inputs (CEP and CET). A

LOW at the master reset input (MR) sets Q0 to Q3 LOW after the next positive-going transition

on the clock input (CP). This action occurs regardless of the levels at input pins PE, CET and

CEP. This synchronous reset feature enables the designer to modify the maximum count with

only one external NAND gate. The look-ahead carry simplifies serial cascading of the counters.

Both CEP and CET must be HIGH to count. The CET input is fed forward to enable the terminal

count output (TC). The TC output thus enabled will produce a HIGH output pulse of a duration

approximately equal to a HIGH output of Q0. This pulse can be used to enable the next cascaded

stage. Inputs include clamp diodes. This enables the use of current limiting resistors to interface

inputs to voltages in excess of VCC.

The CP to TC propagation delay and CEP to CP set-up time determine the maximum clock

frequency for the cascaded counters according to the following formula:

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100

(Grade 1) and is suitable for use in automotive applications.

2. Features and benefits

? Automotive product qualification in accordance with AEC-Q100 (Grade 1)

? Specified from -40 °C to +85 °C and from -40 °C to +125 °C

? Complies with JEDEC standard no. 7A

? Input levels:

? For 74HC163: CMOS level

? For 74HCT163: TTL level

? Synchronous counting and loading

? 2 count enable inputs for n-bit cascading

? Synchronous reset

? Positive-edge triggered clock

? ESD protection:

? MIL-STD-883, method 3015 exceeds 2000 V

? HBM JESD22-A114F exceeds 2000 V

? MM JESD22-A115-A exceeds 200 V (C = 200 pF; R = 0 Ω)

? Multiple package options

產(chǎn)品屬性

  • 產(chǎn)品編號:

    74HCT163D-Q100J

  • 制造商:

    Nexperia USA Inc.

  • 類別:

    集成電路(IC) > 計(jì)數(shù)器,除法器

  • 系列:

    Automotive, AEC-Q100, 74HCT

  • 包裝:

    卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶

  • 邏輯類型:

    二進(jìn)制計(jì)數(shù)器

  • 方向:

  • 復(fù)位:

    同步

  • 定時(shí):

    同步

  • 觸發(fā)器類型:

    正邊沿

  • 工作溫度:

    -40°C ~ 125°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    16-SOIC(0.154",3.90mm 寬)

  • 供應(yīng)商器件封裝:

    16-SO

  • 描述:

    IC BINARY COUNTER 4BIT 16SOIC

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
PHI
23+
DIP-16
3000
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售
詢價(jià)
PHILIPS/飛利浦
23+
NA
880000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
Nexperia(安世)
1923+
SO-16
2260
向鴻只做原裝正品,我們沒有假貨!倉庫庫存優(yōu)勢
詢價(jià)
PHI
22+23+
DIP-16
8337
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨
詢價(jià)
KHE
DIP
608900
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨!
詢價(jià)
HAR
24+
DIP
615
詢價(jià)
PHILIPS
9001
532
公司優(yōu)勢庫存 熱賣中!
詢價(jià)
Nexperia(安世)
22+
SO-16
9852
只做原裝正品現(xiàn)貨,或訂貨假一賠十!
詢價(jià)
PHILIPS
43
全新原裝 貨期兩周
詢價(jià)
PHILIPS/飛利浦
22+
DIP-16
9723
鄭重承諾只做原裝進(jìn)口現(xiàn)貨
詢價(jià)