首頁>74HCT193-Q100>規(guī)格書詳情

74HCT193-Q100中文資料安世數(shù)據(jù)手冊PDF規(guī)格書

74HCT193-Q100
廠商型號

74HCT193-Q100

功能描述

Presettable synchronous 4-bit binary up/down counter

文件大小

330.24 Kbytes

頁面數(shù)量

24

生產(chǎn)廠商 Nexperia B.V. All rights reserved
企業(yè)簡稱

NEXPERIA安世

中文名稱

安世半導體(中國)有限公司官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-16 17:17:00

74HCT193-Q100規(guī)格書詳情

1. General description

The 74HC193-Q100; 74HCT193-Q100 is a 4-bit synchronous binary up/down counter. Separate

up/down clocks, CPU and CPD respectively, simplify operation. The outputs change state

synchronously with the LOW-to-HIGH transition of either clock input. If the CPU clock is pulsed

while CPD is held HIGH, the device counts up. If the CPD clock is pulsed while CPU is held

HIGH, the device counts down. Only one clock input can be held HIGH at any time to guarantee

predictable behavior. The device can be cleared at any time by the asynchronous master reset

input (MR). It may also be loaded in parallel by activating the asynchronous parallel load input (PL).

The terminal count up (TCU) and terminal count down (TCD) outputs are normally HIGH. When

the circuit has reached the maximum count state of 15, the next HIGH-to-LOW transition of CPU

causes TCU to go LOW. TCU remains LOW until CPU goes HIGH again, duplicating the count up

clock. Likewise, the TCD output goes LOW when the circuit is in the zero state and the CPD goes

LOW. The terminal count outputs duplicate the clock waveforms and can be used as the clock input

signals to the next higher-order circuit in a multistage counter. Multistage counters are not fully

synchronous, since there is a slight delay time difference added for each stage that is added. The

counter may be preset by the asynchronous parallel load capability of the circuit. Information on the

parallel data inputs (D0 to D3), is loaded into the counter. This information appears on the outputs

(Q0 to Q3) regardless of the conditions of the clock inputs when the parallel load (PL) input is LOW.

A HIGH level on the master reset (MR) input disables the parallel load gates. It overrides both clock

inputs and sets all outputs (Q0 to Q3) LOW. If one of the clock inputs is LOW during and after a

reset or load operation, the next LOW-to-HIGH transition of that clock is interpreted as a legitimate

signal and it is counted. Inputs include clamp diodes that enable the use of current limiting resistors

to interface inputs to voltages in excess of VCC.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100

(Grade 1) and is suitable for use in automotive applications.

2. Features and benefits

? Automotive product qualification in accordance with AEC-Q100 (Grade 1)

? Specified from -40 °C to +85 °C and from -40 °C to +125 °C

? Wide supply voltage range from 2.0 to 6.0 V

? CMOS low power dissipation

? High noise immunity

? Latch-up performance exceeds 100 mA per JESD 78 Class II Level B

? Input levels:

? For 74HC193-Q100: CMOS level

? For 74HCT193-Q100: TTL level

? Synchronous reversible 4-bit binary counting

? Asynchronous parallel load

? Asynchronous reset

? Expandable without external logic

? Complies with JEDEC standards:

? JESD8C (2.7 V to 3.6 V)

? JESD7A (2.0 V to 6.0 V)

供應商 型號 品牌 批號 封裝 庫存 備注 價格
NXP
2024+
SOT109
188600
全新原廠原裝正品現(xiàn)貨 歡迎咨詢
詢價
nxp
23+
NA
5736
專做原裝正品,假一罰百!
詢價
NS/國半
23+
SOP16
18000
全新原裝現(xiàn)貨,假一賠十
詢價
NXP
23+
SOP
3200
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售
詢價
NS/國半
22+
SOP16
37240
只做原裝正品現(xiàn)貨
詢價
HAR
24+
DIP
247
詢價
ph
24+
N/A
6980
原裝現(xiàn)貨,可開13%稅票
詢價
NXP
21+
16SO
13880
公司只售原裝,支持實單
詢價
NS/國半
23+
SOP16
5000
原廠授權(quán)代理,海外優(yōu)勢訂貨渠道??商峁┐罅繋齑?詳
詢價
NXP/恩智浦
2023+
DIP16
6895
原廠全新正品旗艦店優(yōu)勢現(xiàn)貨
詢價