首頁>74LVC16373A>規(guī)格書詳情

74LVC16373A集成電路(IC)的鎖存器規(guī)格書PDF中文資料

74LVC16373A
廠商型號

74LVC16373A

參數(shù)屬性

74LVC16373A 封裝/外殼為48-TFSOP(0.240",6.10mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的鎖存器;產(chǎn)品描述:IC TRANS D-TYP LATCH 3ST 48TSSOP

功能描述

16-bit D-type transparent latch with 5 V tolerant inputs/outputs; 3-state

封裝外殼

48-TFSOP(0.240",6.10mm 寬)

文件大小

261.55 Kbytes

頁面數(shù)量

15

生產(chǎn)廠商 Nexperia B.V. All rights reserved
企業(yè)簡稱

NEXPERIA安世

中文名稱

安世半導(dǎo)體(中國)有限公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-13 18:14:00

74LVC16373A規(guī)格書詳情

1. General description

The 74LVC16373A and 74LVCH16373A are 16-bit D-type transparent latches with 3-state outputs.

The devices can be used as two 8-bit transparent latches or a single 16-bit transparent latch. The

devices feature two latch enables (1LE and 2LE) and two output enables (1OE and 2OE), each

controlling 8-bits. When nLE is HIGH, data at the inputs enter the latches. In this condition the

latches are transparent, a latch output will change each time its corresponding D-input changes.

When nLE is LOW the latches store the information that was present at the inputs a set-up time

preceding the HIGH-to-LOW transition of nLE. A HIGH on nOE causes the outputs to assume a

high-impedance OFF-state. Operation of the nOE input does not affect the state of the latches.

Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices

as translators in mixed 3.3 V and 5 V environments.

Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry

disables the output, preventing the potentially damaging backflow current through the device when

it is powered down.

Bus hold on the data inputs eliminates the need for external pull-up resistors to hold unused inputs.

2. Features and benefits

? Overvoltage tolerant inputs to 5.5 V

? Wide supply voltage range from 1.2 V to 3.6 V

? CMOS low power dissipation

? MULTIBYTE flow-through standard pinout architecture

? Multiple low inductance supply pins for minimum noise and ground bounce

? Direct interface with TTL levels

? All data inputs have bus hold (74LVCH16373A only)

? IOFF circuitry provides partial Power-down mode operation

? Complies with JEDEC standards:

? JESD8-7A (1.65 V to 1.95 V)

? JESD8-5A (2.3 V to 2.7 V)

? JESD8-C/JESD36 (2.7 V to 3.6 V)

? ESD protection:

? HBM JESD22-A114F exceeds 2000 V

? MM JESD22-A115-B exceeds 200 V

? CDM ANSI/ESDA/Jedec JS-002 exceeds 1000 V

? Specified from -40 °C to +85 °C and -40 °C to +125 °C

產(chǎn)品屬性

  • 產(chǎn)品編號:

    74LVC16373ADGG,118

  • 制造商:

    Nexperia USA Inc.

  • 類別:

    集成電路(IC) > 鎖存器

  • 系列:

    74LVC

  • 包裝:

    卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶

  • 邏輯類型:

    D 型透明鎖存器

  • 電路:

    8:8

  • 輸出類型:

    三態(tài)

  • 電壓 - 供電:

    2.7V ~ 3.6V

  • 延遲時間 - 傳播:

    1ns

  • 電流 - 輸出高、低:

    24mA,24mA

  • 工作溫度:

    -40°C ~ 125°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    48-TFSOP(0.240",6.10mm 寬)

  • 供應(yīng)商器件封裝:

    48-TSSOP

  • 描述:

    IC TRANS D-TYP LATCH 3ST 48TSSOP

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
PHIL
2000
743
原裝正品現(xiàn)貨庫存價優(yōu)
詢價
PHILIPS
23+
TSSOP
9960
價格優(yōu)勢、原裝現(xiàn)貨、客戶至上。歡迎廣大客戶來電查詢
詢價
NXP/恩智浦
1948+
TSSOP48
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價
NXP
23+
QFP
20000
原廠授權(quán)代理分銷現(xiàn)貨只做原裝正邁科技樣品支持現(xiàn)貨
詢價
NXP
23+
TSSOP
5000
原裝正品,假一罰十
詢價
TI/TEXAS
23+
TSSOP
8931
詢價
Nexperia(安世)
23+
NA
26094
10年以上分銷經(jīng)驗(yàn)原裝進(jìn)口正品,做服務(wù)型企業(yè)
詢價
NXP
23+
TSSOP48
1465
原裝無鉛房間現(xiàn)貨
詢價
ti
24+
N/A
6980
原裝現(xiàn)貨,可開13%稅票
詢價
NXP
23+
TSSOP48
30000
代理全新原裝現(xiàn)貨,價格優(yōu)勢
詢價