首頁>74LVC163D>規(guī)格書詳情

74LVC163D集成電路(IC)的計(jì)數(shù)器除法器規(guī)格書PDF中文資料

74LVC163D
廠商型號

74LVC163D

參數(shù)屬性

74LVC163D 封裝/外殼為16-SOIC(0.154",3.90mm 寬);包裝為管件;類別為集成電路(IC)的計(jì)數(shù)器除法器;產(chǎn)品描述:IC SYNC 4BIT BIN COUNTER 16SOIC

功能描述

Presettable synchronous 4-bit binary counter; synchronous reset

封裝外殼

16-SOIC(0.154",3.90mm 寬)

文件大小

295.6 Kbytes

頁面數(shù)量

18

生產(chǎn)廠商 Nexperia B.V. All rights reserved
企業(yè)簡稱

NEXPERIA安世

中文名稱

安世半導(dǎo)體(中國)有限公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-27 18:26:00

74LVC163D規(guī)格書詳情

1. General description

The 74LVC163 is a synchronous presettable binary counter which features an internal look-ahead

carry and can be used for high-speed counting. Synchronous operation is provided by having all

flip-flops clocked simultaneously on the positive-going edge of the clock (pin CP). The outputs (pins

Q0 to Q3) of the counters may be preset to a HIGH-level or LOW-level. A LOW-level at the parallel

enable input (pin PE) disables the counting action and causes the data at the data inputs (pins

D0 to D3) to be loaded into the counter on the positive-going edge of the clock (provided that the

set-up and hold time requirements for PE are met). Preset takes place regardless of the levels at

count enable inputs (pin CEP and CET). A LOW-level at the master reset input (pin MR) sets all

four outputs of the flip-flops (pins Q0 to Q3) to LOW-level after the next positive-going transition

on the clock input (pin CP) (provided that the set-up and hold time requirements for PE are met).

This action occurs regardless of the levels at input pins PE, CET and CEP. This synchronous reset

feature enables the designer to modify the maximum count with only one external NAND gate.

The look-ahead carry simplifies serial cascading of the counters. Both count enable inputs (pin

CEP and CET) must be HIGH in count. The CET input is fed forward to enable the terminal count

output (pin TC). The TC output thus enabled will produce a HIGH output pulse of a duration

approximately equal to a HIGH-level output of Q0. This pulse can be used to enable the next

cascaded stage.

The maximum clock frequency for the cascaded counters is determined by tPHL (propagation delay

CP to TC) and tsu (set-up time CEP to CP) according to the formula: .

2. Features and benefits

? Wide supply voltage range from 1.2 V to 3.6 V

? Inputs accept voltages up to 5.5 V

? CMOS low power consumption

? Direct interface with TTL levels

? Synchronous reset

? Synchronous counting and loading

? Two count enable inputs for n-bit cascading

? Positive edge-triggered clock

? Complies with JEDEC standard:

? JESD8-7A (1.65 V to 1.95 V)

? JESD8-5A (2.3 V to 2.7 V)

? JESD8-C/JESD36 (2.7 V to 3.6 V)

? ESD protection:

? HBM JESD22-A114F exceeds 2000 V

? MM JESD22-A115-B exceeds 200 V

? CDM JESD22-C101E exceeds 1000 V

? Specified from -40 °C to +85 °C and -40 °C to 125 °C

產(chǎn)品屬性

  • 產(chǎn)品編號:

    74LVC163D,118

  • 制造商:

    Nexperia USA Inc.

  • 類別:

    集成電路(IC) > 計(jì)數(shù)器,除法器

  • 系列:

    74LVC

  • 包裝:

    管件

  • 邏輯類型:

    二進(jìn)制計(jì)數(shù)器

  • 方向:

  • 復(fù)位:

    同步

  • 定時:

    同步

  • 觸發(fā)器類型:

    正邊沿

  • 工作溫度:

    -40°C ~ 125°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    16-SOIC(0.154",3.90mm 寬)

  • 供應(yīng)商器件封裝:

    16-SO

  • 描述:

    IC SYNC 4BIT BIN COUNTER 16SOIC

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
Nexperia(安世)
23+
SO16
6000
誠信服務(wù),絕對原裝原盤
詢價
Nexperia(安世)
1923+
SSOP-16
2260
向鴻只做原裝正品,我們沒有假貨!倉庫庫存優(yōu)勢
詢價
TOS
23+
SOP
6200
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售
詢價
PHI
24+
SSOP
31757
詢價
NXP/恩智浦
22+
SSOP-16
48953
鄭重承諾只做原裝進(jìn)口貨
詢價
sop
21+
12588
原裝正品,自己庫存 假一罰十
詢價
NXP/恩智浦
22+
SOP16
20000
原裝現(xiàn)貨,實(shí)單支持
詢價
ADI
23+
SOP16
8000
只做原裝現(xiàn)貨
詢價
ADI
23+
SOP16
7000
詢價
NXP/恩智浦
2021+
SSOP-16
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價