首頁(yè)>74LVC2G74DP>規(guī)格書(shū)詳情
74LVC2G74DP集成電路(IC)的觸發(fā)器規(guī)格書(shū)PDF中文資料
廠商型號(hào) |
74LVC2G74DP |
參數(shù)屬性 | 74LVC2G74DP 封裝/外殼為8-TSSOP,8-MSOP(0.118",3.00mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的觸發(fā)器;產(chǎn)品描述:IC FF D-TYPE SNGL 1BIT 8TSSOP |
功能描述 | Single D-type flip-flop with set and reset; positive edge trigger |
絲印標(biāo)識(shí) | |
封裝外殼 | SOT505-2 / 8-TSSOP,8-MSOP(0.118",3.00mm 寬) |
文件大小 |
278.15 Kbytes |
頁(yè)面數(shù)量 |
18 頁(yè) |
生產(chǎn)廠商 | Nexperia B.V. All rights reserved |
企業(yè)簡(jiǎn)稱 |
NEXPERIA【安世】 |
中文名稱 | 安世半導(dǎo)體(中國(guó))有限公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-5 12:00:00 |
74LVC2G74DP規(guī)格書(shū)詳情
1. General description
The 74LVC2G74 is a single positive edge triggered D-type flip-flop with individual data (D), clock
(CP), set (SD) and reset (RD) inputs, and complementary Q and Q outputs. Data at the D-input that
meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in
the flip-flop and appear at the Q output. Inputs can be driven from either 3.3 V or 5 V devices. This
feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.
Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.
This device is fully specified for partial power down applications using IOFF. The IOFF circuitry
disables the output, preventing the potentially damaging backflow current through the device when
it is powered down.
2. Features and benefits
? Wide supply voltage range from 1.65 V to 5.5 V
? Overvoltage tolerant inputs to 5.5 V
? High noise immunity
? Complies with JEDEC standard:
? JESD8-7 (1.65 V to 1.95 V)
? JESD8-5 (2.3 V to 2.7 V)
? JESD8-B/JESD36 (2.7 V to 3.6 V)
? ±24 mA output drive (VCC = 3.0 V)
? ESD protection:
? HBM JESD22-A114F exceeds 2000 V
? MM JESD22-A115-A exceeds 200 V
? CMOS low power consumption
? Latch-up performance exceeds 250 mA
? Direct interface with TTL levels
? IOFF circuitry provides partial Power-down mode operation
? Multiple package options
? Specified from -40 °C to +85 °C and -40 °C to +125 °C
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
74LVC2G74DP-Q100H
- 制造商:
Nexperia USA Inc.
- 類別:
集成電路(IC) > 觸發(fā)器
- 系列:
74LVC
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 功能:
設(shè)置(預(yù)設(shè))和復(fù)位
- 類型:
D 型
- 輸出類型:
補(bǔ)充型
- 不同 V、最大 CL 時(shí)最大傳播延遲:
4.1ns @ 5V,50pF
- 觸發(fā)器類型:
正邊沿
- 電流 - 輸出高、低:
32mA,32mA
- 電壓 - 供電:
1.65V ~ 5.5V
- 工作溫度:
-40°C ~ 125°C(TA)
- 安裝類型:
表面貼裝型
- 供應(yīng)商器件封裝:
8-TSSOP
- 封裝/外殼:
8-TSSOP,8-MSOP(0.118",3.00mm 寬)
- 描述:
IC FF D-TYPE SNGL 1BIT 8TSSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NXP/恩智浦 |
24+ |
TSSOP-8 |
5070 |
全新原裝,價(jià)格優(yōu)勢(shì),原廠原包 |
詢價(jià) | ||
Texas Instruments |
24+ |
TSSOP8 |
14254 |
TI優(yōu)勢(shì)主營(yíng)型號(hào)-原裝正品 |
詢價(jià) | ||
NXP |
2016+ |
TSSOP8P |
6523 |
只做原裝正品現(xiàn)貨!或訂貨! |
詢價(jià) | ||
NXP |
23+24 |
TSSOP |
39820 |
原裝正品優(yōu)勢(shì)渠道價(jià)格合理.可開(kāi)13%增值稅 |
詢價(jià) | ||
NXP |
23+ |
TSSOP-8 |
3000 |
原裝正品假一罰百!可開(kāi)增票! |
詢價(jià) | ||
NXP |
24+ |
SM8 |
10000 |
一級(jí)代理保證進(jìn)口原裝正品現(xiàn)貨假一罰十價(jià)格合理 |
詢價(jià) | ||
NXP |
22+ |
TSSOP-8 |
30000 |
只做原裝正品 |
詢價(jià) | ||
NXP/恩智浦 |
23+ |
TSSOP-14 |
8080 |
原裝正品 支持實(shí)單 |
詢價(jià) | ||
NXP原裝支持實(shí)單 |
24+ |
SM8 |
9000 |
只做原裝正品 有掛有貨 假一賠十 |
詢價(jià) | ||
NXP/恩智浦 |
22+ |
TSSOP8 |
9600 |
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單! |
詢價(jià) |