首頁(yè)>74LVC373APW>規(guī)格書(shū)詳情
74LVC373APW集成電路(IC)的鎖存器規(guī)格書(shū)PDF中文資料
廠商型號(hào) |
74LVC373APW |
參數(shù)屬性 | 74LVC373APW 封裝/外殼為20-TSSOP(0.173",4.40mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類(lèi)別為集成電路(IC)的鎖存器;產(chǎn)品描述:IC OCTAL TRANSP LATCH 20-TSSOP |
功能描述 | Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state |
封裝外殼 | 20-TSSOP(0.173",4.40mm 寬) |
文件大小 |
274.4 Kbytes |
頁(yè)面數(shù)量 |
15 頁(yè) |
生產(chǎn)廠商 | Nexperia B.V. All rights reserved |
企業(yè)簡(jiǎn)稱(chēng) |
NEXPERIA【安世】 |
中文名稱(chēng) | 安世半導(dǎo)體(中國(guó))有限公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-16 22:58:00 |
74LVC373APW規(guī)格書(shū)詳情
1. General description
The 74LVC373A is an octal D-type transparent latch with 3-state outputs. The device features latch
enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches.
In this condition the latches are transparent, a latch output will change each time its corresponding
D-input changes. When LE is LOW the latches store the information that was present at the inputs
a set-up time preceding the HIGH-to-LOW transition of LE. A HIGH on OE causes the outputs to
assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the
latches. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these
devices as translators in mixed 3.3 V and 5 V environments.
Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.
This device is fully specified for partial power down applications using IOFF. The IOFF circuitry
disables the output, preventing the potentially damaging backflow current through the device when
it is powered down.
2. Features and benefits
? Overvoltage tolerant inputs to 5.5 V
? Wide supply voltage range from 1.2 V to 3.6 V
? CMOS low power consumption
? Direct interface with TTL levels
? High-impedance outputs when VCC = 0 V
? IOFF circuitry provides partial Power-down mode operation
? Complies with JEDEC standard:
? JESD8-7A (1.65 V to 1.95 V)
? JESD8-5A (2.3 V to 2.7 V)
? JESD8-C/JESD36 (2.7 V to 3.6 V)
? ESD protection:
? HBM JESD22-A114F exceeds 2000 V
? MM JESD22-A115-B exceeds 200 V
? CDM JESD22-C101E exceeds 1000 V
? Specified from -40 °C to +85 °C and -40 °C to +125 °C
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
74LVC373APW,118
- 制造商:
Nexperia USA Inc.
- 類(lèi)別:
集成電路(IC) > 鎖存器
- 系列:
74LVC
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 邏輯類(lèi)型:
D 型透明鎖存器
- 電路:
8:8
- 輸出類(lèi)型:
三態(tài)
- 電壓 - 供電:
2.7V ~ 3.6V
- 延遲時(shí)間 - 傳播:
1.5ns
- 電流 - 輸出高、低:
24mA,24mA
- 工作溫度:
-40°C ~ 125°C
- 安裝類(lèi)型:
表面貼裝型
- 封裝/外殼:
20-TSSOP(0.173",4.40mm 寬)
- 供應(yīng)商器件封裝:
20-TSSOP
- 描述:
IC OCTAL TRANSP LATCH 20-TSSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NXP |
2016+ |
TSSOP |
6000 |
只做原裝,假一罰十,公司可開(kāi)17%增值稅發(fā)票! |
詢價(jià) | ||
PHILIPS |
23+ |
TSSOP |
20000 |
全新原裝假一賠十 |
詢價(jià) | ||
PHI |
23+ |
TSSOP20 |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價(jià) | ||
NXP/恩智浦 |
22+ |
TSSOP |
6000 |
進(jìn)口原裝 假一罰十 現(xiàn)貨 |
詢價(jià) | ||
NXP |
15+ |
TSSOP20 |
1148 |
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
NXP/恩智浦 |
23+ |
TSSOP20 |
6850 |
只做原廠原裝正品現(xiàn)貨!假一賠十! |
詢價(jià) | ||
NXP/恩智浦 |
14+ |
TSSOP |
2500 |
原裝現(xiàn)貨 |
詢價(jià) | ||
NXP/恩智浦 |
22+ |
TSSOP20 |
9000 |
原裝正品 |
詢價(jià) | ||
NXP(恩智浦) |
23+ |
NA |
20094 |
正納10年以上分銷(xiāo)經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持 |
詢價(jià) | ||
PHILIPS/飛利浦 |
01+ |
SOP-14 |
2440 |
詢價(jià) |