首頁>74LVC573APW>規(guī)格書詳情
74LVC573APW集成電路(IC)的鎖存器規(guī)格書PDF中文資料
廠商型號 |
74LVC573APW |
參數(shù)屬性 | 74LVC573APW 封裝/外殼為20-TSSOP(0.173",4.40mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的鎖存器;產(chǎn)品描述:IC OCTAL TRANSPAR LATCH 20-TSSOP |
功能描述 | Octal D-type transparent latch with 5 V tolerant inputs/outputs; 3-state |
封裝外殼 | 20-TSSOP(0.173",4.40mm 寬) |
文件大小 |
274.23 Kbytes |
頁面數(shù)量 |
16 頁 |
生產(chǎn)廠商 | Nexperia B.V. All rights reserved |
企業(yè)簡稱 |
NEXPERIA【安世】 |
中文名稱 | 安世半導(dǎo)體(中國)有限公司官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-1-23 19:00:00 |
74LVC573APW規(guī)格書詳情
1. General description
The 74LVC573A is an 8-bit D-type transparent latch with 3-state outputs. The device features latch
enable (LE) and output enable (OE) inputs. When LE is HIGH, data at the inputs enter the latches.
In this condition the latches are transparent, a latch output will change each time its corresponding
D-input changes. When LE is LOW the latches store the information that was present at the inputs
a set-up time preceding the HIGH-to-LOW transition of LE. A HIGH on OE causes the outputs to
assume a high-impedance OFF-state. Operation of the OE input does not affect the state of the
latches. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these
devices as translators in mixed 3.3 V and 5 V environments.
Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.
This device is fully specified for partial power down applications using IOFF. The IOFF circuitry
disables the output, preventing the potentially damaging backflow current through the device when
it is powered down.
2. Features and benefits
? Wide supply voltage range from 1.2 to 3.6 V
? Overvoltage tolerant inputs to 5.5 V
? CMOS low power consumption
? Direct interface with TTL levels
? IOFF circuitry provides partial Power-down mode operation
? High-impedance when VCC = 0 V
? Flow-through pinout architecture
? Complies with JEDEC standard:
? JESD8-7A (1.65 V to 1.95 V)
? JESD8-5A (2.3 V to 2.7 V)
? JESD8-C/JESD36 (2.7 V to 3.6 V)
? ESD protection:
? HBM JESD22-A114F exceeds 2000 V
? MM JESD22-A115-B exceeds 200 V
? CDM JESD22-C101E exceeds 1000 V
? Specified from -40 °C to +85 °C and -40 °C to +125 °C
產(chǎn)品屬性
- 產(chǎn)品編號:
74LVC573APW,118
- 制造商:
Nexperia USA Inc.
- 類別:
集成電路(IC) > 鎖存器
- 系列:
74LVC
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 邏輯類型:
D 型透明鎖存器
- 電路:
8:8
- 輸出類型:
三態(tài)
- 電壓 - 供電:
1.2V ~ 3.6V
- 延遲時間 - 傳播:
1.5ns
- 電流 - 輸出高、低:
24mA,24mA
- 工作溫度:
-40°C ~ 125°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
20-TSSOP(0.173",4.40mm 寬)
- 供應(yīng)商器件封裝:
20-TSSOP
- 描述:
IC OCTAL TRANSPAR LATCH 20-TSSOP
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
NXP |
23+ |
TSSOP |
20000 |
詢價 | |||
NEXPERIA |
21+20 |
TSSOP20 |
30000 |
全新原裝公司現(xiàn)貨
|
詢價 | ||
NXP(恩智浦) |
2023+ |
N/A |
4550 |
全新原裝正品 |
詢價 | ||
NXP/恩智浦 |
21+ |
TSSOP |
9800 |
只做原裝正品假一賠十!正規(guī)渠道訂貨! |
詢價 | ||
NXP/恩智浦 |
1752+ |
SSOP-20 |
7500 |
原裝現(xiàn)貨支持BOM配單服務(wù) |
詢價 | ||
NEXPERIA/安世 |
21+ |
NA |
7050 |
只做原裝,假一罰十 |
詢價 | ||
NXP |
23+ |
TSSOP20 |
999999 |
原裝正品現(xiàn)貨量大可訂貨 |
詢價 | ||
PHILIPS |
2024 |
TSSOP |
13500 |
16余年資質(zhì) 絕對原盒原盤代理渠道 更多數(shù)量 |
詢價 | ||
NXP(恩智浦) |
23+ |
NA |
6000 |
原裝現(xiàn)貨訂貨價格優(yōu)勢 |
詢價 | ||
PHI |
23+ |
TSSOP |
12300 |
詢價 |