首頁(yè)>74LVT16373A>規(guī)格書(shū)詳情
74LVT16373A集成電路(IC)的鎖存器規(guī)格書(shū)PDF中文資料
廠(chǎng)商型號(hào) |
74LVT16373A |
參數(shù)屬性 | 74LVT16373A 封裝/外殼為48-TFSOP(0.240",6.10mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類(lèi)別為集成電路(IC)的鎖存器;產(chǎn)品描述:IC 16BIT TRANSP LATCH D 48TSSOP |
功能描述 | 3.3 V 16-bit transparent D-type latch; 3-state |
封裝外殼 | 48-TFSOP(0.240",6.10mm 寬) |
文件大小 |
228.01 Kbytes |
頁(yè)面數(shù)量 |
13 頁(yè) |
生產(chǎn)廠(chǎng)商 | Nexperia B.V. All rights reserved |
企業(yè)簡(jiǎn)稱(chēng) |
NEXPERIA【安世】 |
中文名稱(chēng) | 安世半導(dǎo)體(中國(guó))有限公司官網(wǎng) |
原廠(chǎng)標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-16 9:20:00 |
相關(guān)芯片規(guī)格書(shū)
更多74LVT16373A規(guī)格書(shū)詳情
1. General description
The 74LVT16373A is a 16-bit D-type transparent latch with 3-state outputs. The device can be
used as two 8-bit transparent latches or a single 16-bit transparent latch. The device features
two latch enables (1LE and 2LE) and two output enables (1OE and 2OE), each controlling
8-bits. When nLE is HIGH, data at the inputs enter the latches. In this condition the latches are
transparent, a latch output will change each time its corresponding D-input changes. When nLE is
LOW the latches store the information that was present at the inputs a set-up time preceding the
HIGH-to-LOW transition of nLE. A HIGH on nOE causes the outputs to assume a high-impedance
OFF-state. Operation of the nOE input does not affect the state of the latches. Bus hold data inputs
eliminate the need for external pull-up resistors to define unused inputs
2. Features and benefits
? 16-bit transparent latch
? 3-state buffers
? Wide supply voltage range from 2.7 to 3.6 V
? BiCMOS high speed and output drive
? Output capability: +64 mA/–32 mA
? Direct interface with TTL levels
? Overvoltage tolerant inputs to 5.5 V
? Bus-hold data inputs eliminate the need for external pull-up resistors to hold unused inputs
? Live insertion/extraction permitted
? Power-up reset
? Power-up 3-state
? No bus current loading when output is tied to 5 V bus
? IOFF circuitry provides partial Power-down mode operation
? Latch-up performance exceeds 500 mA per JESD 78 Class II Level B
? Complies with JEDEC standard JESD8C (2.7 V to 3.6 V)
? ESD protection:
? HBM: JESD22-A114F exceeds 2000 V
? MM: JESD22-A115-A exceeds 200 V
? Specified from -40 °C to 85 °C
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
74LVT16373ADGG,118
- 制造商:
Nexperia USA Inc.
- 類(lèi)別:
集成電路(IC) > 鎖存器
- 系列:
74LVT
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 邏輯類(lèi)型:
D 型透明鎖存器
- 電路:
8:8
- 輸出類(lèi)型:
三態(tài)
- 電壓 - 供電:
2.7V ~ 3.6V
- 延遲時(shí)間 - 傳播:
2.1ns
- 電流 - 輸出高、低:
32mA,64mA
- 工作溫度:
-40°C ~ 85°C
- 安裝類(lèi)型:
表面貼裝型
- 封裝/外殼:
48-TFSOP(0.240",6.10mm 寬)
- 供應(yīng)商器件封裝:
48-TSSOP
- 描述:
IC 16BIT TRANSP LATCH D 48TSSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PHILIPS |
SOP |
868 |
正品原裝--自家現(xiàn)貨-實(shí)單可談 |
詢(xún)價(jià) | |||
PHI |
22+ |
QFP |
2000 |
全新原裝現(xiàn)貨! |
詢(xún)價(jià) | ||
PHILIPS |
00+ |
SOP48 |
1113 |
全新原裝100真實(shí)現(xiàn)貨供應(yīng) |
詢(xún)價(jià) | ||
NXP |
17+ |
48-TFSOP |
6200 |
100%原裝正品現(xiàn)貨 |
詢(xún)價(jià) | ||
NXP |
0836+ |
TSSOP-48P |
1300 |
普通 |
詢(xún)價(jià) | ||
NXP |
23+ |
原廠(chǎng)原封□□□ |
20000 |
原廠(chǎng)授權(quán)代理分銷(xiāo)現(xiàn)貨只做原裝正邁科技樣品支持現(xiàn)貨 |
詢(xún)價(jià) | ||
PHI |
21+ |
SOP |
5000 |
原裝現(xiàn)貨/假一賠十/支持第三方檢驗(yàn) |
詢(xún)價(jià) | ||
PHILIPS |
106 |
原裝正品現(xiàn)貨庫(kù)存價(jià)優(yōu) |
詢(xún)價(jià) | ||||
PHI |
148 |
TSOP48 |
189 |
特價(jià)銷(xiāo)售歡迎來(lái)電!! |
詢(xún)價(jià) | ||
NXP/恩智浦 |
21+ |
SSOP |
11000 |
只做正品原裝現(xiàn)貨 |
詢(xún)價(jià) |