首頁>74LVT16500ADGG>規(guī)格書詳情

74LVT16500ADGG集成電路(IC)的通用總線功能規(guī)格書PDF中文資料

74LVT16500ADGG
廠商型號(hào)

74LVT16500ADGG

參數(shù)屬性

74LVT16500ADGG 封裝/外殼為56-TFSOP(0.240",6.10mm 寬);包裝為管件;類別為集成電路(IC)的通用總線功能;產(chǎn)品描述:IC UNIV BUS TXRX 18BIT 56TSSOP

功能描述

3.3 V 18-bit universal bus transceiver; 3-state

封裝外殼

56-TFSOP(0.240",6.10mm 寬)

文件大小

230.71 Kbytes

頁面數(shù)量

20

生產(chǎn)廠商 Nexperia B.V. All rights reserved
企業(yè)簡稱

NEXPERIA安世

中文名稱

安世半導(dǎo)體(中國)有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-7 20:25:00

74LVT16500ADGG規(guī)格書詳情

1. General description

The 74LVT16500A is a high-performance BiCMOS product designed for VCC operation at

3.3 V.

This device is an 18-bit universal transceiver featuring non-inverting 3-state bus

compatible outputs in both send and receive directions. Data flow in each direction is

controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA), and clock

(CPAB and CPBA) inputs. For A-to-B data flow, the device operates in the transparent

mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CPAB is held at a

HIGH or LOW logic level. If LEAB is LOW, the A-bus data is stored in the latch/flip-flop on

the HIGH-to-LOW transition of CPAB. When OEAB is HIGH, the outputs are active. When

OEAB is LOW, the outputs are in the high-impedance state.

Data flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA and CPBA. The

output enables are complimentary (OEAB is active HIGH, and OEBA is active LOW).

Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic

level.

2. Features

n 18-bit bidirectional bus interface

n 3-state buffers

n Output capability: +64 mA and -32 mA

n TTL input and output switching levels

n Input and output interface capability to systems at 5 V supply

n Bus-hold data inputs eliminate the need for external pull-up resistors to hold unused

inputs

n Live insertion/extraction permitted

n Power-up reset

n Power-up 3-state

n No bus current loading when output is tied to 5 V bus

n Negative edge-triggered clock inputs

n Latch-up protection:

u JESD78: exceeds 500 mA

n ESD protection:

u MIL STD 883 Method 3015: exceeds 2000 V

u CDM JESD22-C101-C exceeds 1000 V

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    74LVT16500ADGG,118

  • 制造商:

    NXP USA Inc.

  • 類別:

    集成電路(IC) > 通用總線功能

  • 系列:

    74LVT

  • 包裝:

    管件

  • 邏輯類型:

    通用總線收發(fā)器

  • 電路數(shù):

    18 位

  • 電流 - 輸出高、低:

    32mA,64mA

  • 電壓 - 供電:

    2.7V ~ 3.6V

  • 工作溫度:

    -40°C ~ 85°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    56-TFSOP(0.240",6.10mm 寬)

  • 供應(yīng)商器件封裝:

    56-TSSOP

  • 描述:

    IC UNIV BUS TXRX 18BIT 56TSSOP

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
NEXPERIA/安世
24+
SOT364
860000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
NXP/恩智浦
22+
TSSOP-56
100000
代理渠道/只做原裝/可含稅
詢價(jià)
NXP/恩智浦
23+
NA/
4573
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價(jià)
NXP
TSSOP-56
608900
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨!
詢價(jià)
NXP
24+
TSSOP-56
25000
一級(jí)專營品牌全新原裝熱賣
詢價(jià)
NXP/恩智浦
2223+
TSSOP-56
26800
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)
詢價(jià)
PHILIPS
23+
TSSOP
12300
詢價(jià)
NXP
21+
TSSOP-56
4573
原裝現(xiàn)貨假一賠十
詢價(jià)
NXP
2310+
TSSOP-56
6598
優(yōu)勢代理渠道,原裝現(xiàn)貨,可全系列訂貨
詢價(jià)
NXP
21+
56TSSOP
13880
公司只售原裝,支持實(shí)單
詢價(jià)