79RC32438中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書
79RC32438規(guī)格書詳情
Features
◆ 32-bit CPU Core
– MIPS32 instruction set
– Cache Sizes: 16KB instruction and data caches, 4-Way set
associative, cache line locking, non-blocking prefetches
– 16 dual-entry JTLB with variable page sizes
– 3-entry instruction TLB
– 3-entry data TLB
– Max issue rate of one 32x16 multiply per clock
– Max issue rate of one 32x32 multiply every other clock
– CPU control with start, stop and single stepping
– Software breakpoints support
– Hardware breakpoints on virtual addresses
– Enhanced JTAG and ICE Interface that is compatible with v2.5
of the EJTAG Specification
◆ DDR Memory Controller
– Supports up to 2GB of DDR SDRAM
– 2 chip selects (each chip select supports 4 internal DDR
banks)
– Supports 16-bit or 32-bit data bus width using 8, 16, or 32-bit
devices
– Supports 64Mb, 128Mb, 256Mb, 512Mb, and 1Gb DDR
SDRAM devices
– Data bus multiplexing support allows interfacing to standard
DDR DIMMs and SODIMMs
– Automatic refresh generation
◆ Memory and Peripheral Device Controller
– Provides “glueless” interface to standard SRAM, Flash, ROM,
dual-port memory, and peripheral devices
– Demultiplexed address and data buses: 16-bit data bus, 26-bit
address bus, 6 chip selects, supports alternate bus masters,
control for external data bus buffers
– Supports 8-bit and 16-bit width devices
Automatic byte gathering and scattering
– Flexible protocol configuration parameters: programmable
number of wait states (0 to 63), programmable postread/postwrite
delay (0 to 31), supports external wait state generation,
supports Intel and Motorola style peripherals
– Write protect capability per chip select
– Programmable bus transaction timer generates warm reset
when counter expires
– Supports up to 64 MB of memory per chip select
◆ Counter/Timers
– Three general purpose 32-bit counter timers
◆ PCI Interface
– 32-bit PCI revision 2.2 compliant (3.3V only)
– Supports host or satellite operation in both master and target
modes
– Support for synchronous and asynchronous operation
– PCI clock supports frequencies from 16 MHz to 66 MHz
– PCI arbiter in Host mode: supports 6 external masters, fixed
priority or round robin arbitration
– I2O “l(fā)ike” PCI Messaging Unit
產(chǎn)品屬性
- 型號(hào):
79RC32438
- 制造商:
IDT
- 制造商全稱:
Integrated Device Technology
- 功能描述:
IDTTM InterpriseTM Integrated Communications Processor
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
IDT |
23+ |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價(jià) | |||
IDT |
23+ |
5000 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | |||
IDT |
23+ |
5000 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | |||
IDT |
2021+ |
BGA |
100500 |
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢價(jià) | ||
IDT, Integrated Device Technol |
23+ |
256-LBGA |
11200 |
主營(yíng):汽車電子,停產(chǎn)物料,軍工IC |
詢價(jià) | ||
IDT |
2023+ |
80000 |
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品 |
詢價(jià) | |||
IDT, Integrated Device Technol |
21+ |
473-LFBGA |
1000 |
進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng) |
詢價(jià) | ||
IDT |
22+ |
256CABGA |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
IDT |
21+ |
256CABGA |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) | ||
IDT, Integrated Device Technol |
24+ |
256-CABGA(17x17) |
53200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) |