813076I中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書
813076I規(guī)格書詳情
GENERAL DESCRIPTION
The ICS813076I is a member of the HiperClocks family of high
performance clock solutions from IDT. The ICS813076I a PLL
based synchronous clock solution that is optimized for wireless
infrastructure equipment where frequency translation and jitter
attenuation is needed.
The device contains two internal PLL stages that are cascaded
in series. The first PLL stage attenuates the reference clock
jitter by using an internal or external VCXO circuit. The internal
VCXO requires the connection of an external inexpensive pullable
crystal (XTAL) to the ICS813076I. This fi rst PLL stage (VCXO
PLL) uses external passive loop fi lter components which are used
to optimize the PLL loop bandwidth and damping characteristics
for the given application. The output of the first stage VCXO
PLL is a stable and jitter-tolerant reference input for the second
PLL stage of 30.72MHz. The second PLL stage provides
frequency translation by multiplying the output of the fi rst stage
up to 614.4MHz. The low phase noise characteristics of the clock
signal is maintained by the internal FemtoClock? PLL, which
requires no external components or confi guration. Two independently
configurable frequency dividers translate the 491.52MHz or
614.4MHz internal VCO signal to the desired output frequencies.
All frequency translation ratios are set by device confi guration pins.
Alternative to the clock frequency multiplication functionality, the
ICS813076I can work as a VCXO. Enabling the VCXO mode allows
the output frequency of 614.4MHz/N or 491.52MHz/N to be pulled
by the input voltage of the VC pin
FEATURES
? Two operation modes: input frequency multiplier and VCXO
? Nine differential LVPECL outputs, organized in three independent output banks
? Two selectable differential input clocks can accept the following
differential input levels: LVDS, LVPECL, LVHSTL, SSTL, HCSL
? Maximum output frequency: 614.4MHz
? FemtoClock VCO frequency: 491.52MHz or 614.4MHz (typical)
? Frequency generation optimized for wireless infrastructure equipment
? Attenuates the phase jitter of the input clock signal by using a
low-cost pullable fundamental mode crystal (XTAL)
? Multiplies the input clock frequency by 1, 4, 5, 16 or 20
? LVCMOS/LVTTL levels for all input/output controls
? PLL fast-lock control
? VCXO PLL bandwidth can be optimized for jitter attenuation
and reference frequency tracking using external loop fi lter
components
? Absolute pull range: ±50ppm
? RMS phase jitter (12kHz – 20MHz): 0.97ps (typical)
? Full 3.3V supply
? -40°C to 85°C ambient operating temperature
? Available in lead-free (RoHS 6) package
? For functional replacement device use 8T49N286-dddNLGI
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
UNAVMIC |
06+ |
BGA |
742 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
UNAVMIC |
21+ |
BGA |
742 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
INTEGRATE |
24+ |
QFP |
860000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
UTC |
24+ |
BGA |
3500 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 | ||
UTC |
BGA |
608900 |
原包原標(biāo)簽100%進(jìn)口原裝常備現(xiàn)貨! |
詢價 | |||
INTEGRATE |
17+ |
QFP |
6200 |
100%原裝正品現(xiàn)貨 |
詢價 | ||
ADI |
24+ |
SOP-8 |
257 |
詢價 | |||
INTEGRATE |
22+ |
QFP |
2985 |
只做原裝自家現(xiàn)貨供應(yīng)! |
詢價 | ||
ADI/亞德諾 |
23+ |
SOP-8 |
5000 |
原廠授權(quán)代理,海外優(yōu)勢訂貨渠道??商峁┐罅繋齑?詳 |
詢價 | ||
UTC |
24+ |
BGA |
2140 |
全新原裝!現(xiàn)貨特價供應(yīng) |
詢價 |