82434NX中文資料英特爾數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
82434NX |
功能描述 | PCI, CACHE AND MEMORY CONTROLLER PCMC |
文件大小 |
2.65473 Mbytes |
頁面數(shù)量 |
191 頁 |
生產(chǎn)廠商 | Intel Corporation |
企業(yè)簡稱 |
Intel【英特爾】 |
中文名稱 | 英特爾官網(wǎng) |
原廠標(biāo)識 | ![]() |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-5-9 9:06:00 |
人工找貨 | 82434NX價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多82434NX規(guī)格書詳情
The 82434LX/82434NX PCI, Cache, Memory Controllers (PCMC) integrate the cache and main memory DRAM control functions and provide bus control for transfers between the CPU, cache, main memory, and the PCI Local Bus. The cache controller supports write-back (or write-through for 82434LX) cache policy and cache sizes of 256-KBytes and 512-KBytes. The cache memory can be implemented with either standard or burst SRAMs. The PCMC cache controller integrates a high-performance Tag RAM to reduce system cost.
■ Supports the PentiumTM Processor at iCOMPTM Index 510T60 MHz and iCOMP Index 567T66 MHz
■ Supports the Pentium Processor at iCOMP Index 735T90 MHz, iCOMP Index 815T100 MHz, and iCOMP Index 610T75 MHz
■ Supports Pipelined Addressing Capability of the Pentium Processor
■ The 82430NX Drives 3.3V Signal Levels on the CPU and Cache Interfaces
■ High Performance CPU/PCI/Memory Interfaces via Posted Write and Read Prefetch Buffers
■ Fully Synchronous PCI Interface with Full Bus Master Capability
■ Supports the Pentium Processor Internal Cache in Either Write-Through or Write-Back Mode
■ Programmable Attribute Map of DOS and BIOS Regions for System Flexibility
■ Integrated Low Skew Clock Driver for Distributing Host Clock
■ Integrated Second Level Cache Controller
— Integrated Cache Tag RAM
— Write-Through and Write-Back Cache Modes for the 82434LX
— Write-Back for the 82434NX
— 82434NX Supports Low-Power Cache Standby
— Direct Mapped Organization
— Supports Standard and Burst SRAMs
— 256-KByte and 512-KByte Sizes
— Cache Hit Cycle of 3-1-1-1 on Reads and Writes Using Burst SRAMs
— Cache Hit Cycle of 3-2-2-2 on Reads and 4-2-2-2 on Writes Using Standard SRAMs
■ Integrated DRAM Controller
— Supports 2 MBytes to 192 MBytes of Cacheable Main Memory for the 82434LX
— Supports 2 MBytes to 512 MBytes of Cacheable Main Memory for the 82434NX
— Supports DRAM Access Times of 70 ns and 60 ns
— CPU Writes Posted to DRAM 4-1-1-1
— Refresh Cycles Decoupled from ISA Refresh to Reduce the DRAM Access Latency
— Six RASY Lines (82434LX)
— Eight RASY Lines (82434NX)
— Refresh by RASY-Only, or CASBefore-RASY, in Single or Burst of Four
■ Host/PCI Bridge
— Translates CPU Cycles into PCI Bus Cycles
— Translates Back-to-Back Sequential CPU Memory Writes into PCI Burst Cycles
— Burst Mode Writes to PCI in Zero PCI Wait-States (i.e. Data Transfer Every Cycle)
— Full Concurrency Between CPU-toMain Memory and PCI-to-PCI Transactions
— Full Concurrency Between CPU-toSecond Level Cache and PCI-to-Main Memory Transactions
— Same Cache and Memory System Logic Design for ISA and EISA Systems
— Cache Snoop Filter Ensures Data Consistency for PCI-to-Main Memory Transactions
■ 208-Pin QFP Package
產(chǎn)品屬性
- 型號:
82434NX
- 制造商:
INTEL
- 制造商全稱:
Intel Corporation
- 功能描述:
PCI, CACHE AND MEMORY CONTROLLER PCMC
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PHOENIX |
24+ |
con |
10000 |
查現(xiàn)貨到京北通宇商城 |
詢價(jià) | ||
EAO |
24+ |
con |
35960 |
查現(xiàn)貨到京北通宇商城 |
詢價(jià) | ||
EAO |
24+ |
500 |
優(yōu)勢貨源原裝正品 |
詢價(jià) | |||
Weidmuller |
2022+ |
原廠原包裝 |
8600 |
全新原裝 支持表配單 中國著名電子元器件獨(dú)立分銷 |
詢價(jià) | ||
FILTRAN |
23+ |
NA |
19960 |
只做進(jìn)口原裝,終端工廠免費(fèi)送樣 |
詢價(jià) | ||
PhoenixContact |
24+ |
SMD |
17900 |
I/O模塊KMT24X10WH200CUS |
詢價(jià) | ||
AMPHENOL/安費(fèi)諾 |
2508+ |
/ |
309575 |
一級代理,原裝現(xiàn)貨 |
詢價(jià) | ||
MGChemicals |
新 |
8 |
全新原裝 貨期兩周 |
詢價(jià) | |||
24+ |
5000 |
公司存貨 |
詢價(jià) | ||||
AMPHENOL/安費(fèi)諾 |
24+ |
13536 |
原廠現(xiàn)貨渠道 |
詢價(jià) |