首頁>843002I-40>規(guī)格書詳情

843002I-40中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書

843002I-40
廠商型號(hào)

843002I-40

功能描述

175MHz, FemtoClock? VCXO Based Sonet/SDH Jitter Attenuators

文件大小

549.45 Kbytes

頁面數(shù)量

25

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-28 14:15:00

843002I-40規(guī)格書詳情

General Description

The ICS843002I-40 is a PLL based synchronous clock generator

that is optimized for SONET/SDH line card applications where

jitter attenuation and frequency translation is needed. The device

contains two internal PLL stages that are cascaded in series. The

first PLL stage uses a VCXO which is optimized to provide

reference clock jitter attenuation and to be jitter tolerant, and to

provide a stable reference clock for the 2nd PLL stage (typically

19.44MHz). The second PLL stage provides additional frequency

multiplication (x32), and it maintains low output jitter by using a low

phase noise FemtoClock VCO. PLL multiplication ratios are

selected from internal lookup tables using device input selection

pins. The device performance and the PLL multiplication ratios are

optimized to support non-FEC (non-Forward Error Correction)

SONET/SDH applications with rates up to OC-48 (SONET) or

STM-16 (SDH). The VCXO requires the use of an external,

inexpensive pullable crystal. VCXO PLL uses external passive

loop filter components which are used to optimize the PLL loop

bandwidth and damping characteristics for the given line card

application.

The ICS843002I-40 includes two clock input ports. Each one can

accept either a single-ended or differential input. Each input port

also includes an activity detector circuit, which reports input clock

activity through the LOR0 and LOR1 logic output pins. The two

input ports feed an input selection mux. “Hitless switching” is

accomplished through proper filter tuning. Jitter transfer and

wander characteristics are influenced by loop filter tuning, and

phase transient performance is influenced by both loop filter

tuning and alignment error between the two reference clocks.

Typical ICS843002I-40 configuration in SONET/SDH Systems:

? VCXO 19.44MHz crystal

? Input Reference clock frequency selections:

19.44MHz, 38.88MHz, 77.76MHz, 155.52MHz, 311.04MHz,

622.08MHz

? Output clock frequency selections:

19.44MHz, 77.76MHz, 155.52MHz, Hi-Z

Features

? Two Differential LVPECL outputs

? Selectable CLKx, nCLKx differential input pairs

? CLKx, nCLKx pairs can accept the following differential

input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL or

single-ended LVCMOS or LVTTL levels

? Maximum output frequency: 175MHz

? FemtoClock VCO frequency range: 560MHz - 700MHz

? RMS phase jitter @ 155.52MHz, using a 19.44MHz crystal

(12kHz to 20MHz): 0.81ps (typical)

? Full 3.3V or mixed 3.3V core/2.5V output operating supply

? -40°C to 85°C ambient operating temperature

? Available in lead-free (RoHS 6) packag

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
IDT
2020+
24-TSSO
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
IDT
21+
24-TSSO
10
原裝現(xiàn)貨假一賠十
詢價(jià)
IDT
2318+
TSSOP24
6800
十年專業(yè)專注 優(yōu)勢(shì)渠道商正品保證公司現(xiàn)貨
詢價(jià)
IDT
23+
24-TSSO
10
全新原裝正品現(xiàn)貨,支持訂貨
詢價(jià)
IDT
23+
TSSOP24
123
原裝環(huán)保房間現(xiàn)貨假一賠十
詢價(jià)
ICS
23+
TSSOP24
3000
一級(jí)代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價(jià)
IDT
22+
24TSSOP
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
IDT
21+
24TSSOP
13880
公司只售原裝,支持實(shí)單
詢價(jià)
IDT
1931+
N/A
1186
加我qq或微信,了解更多詳細(xì)信息,體驗(yàn)一站式購物
詢價(jià)
IDT
22+
NA
1186
加我QQ或微信咨詢更多詳細(xì)信息,
詢價(jià)