首頁>89HPES12NT12G2>規(guī)格書詳情

89HPES12NT12G2中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書

89HPES12NT12G2
廠商型號

89HPES12NT12G2

功能描述

12-Lane 12-Port PCIe? Gen2 System Interconnect Switch

文件大小

433.57 Kbytes

頁面數(shù)量

33

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-3-1 20:00:00

人工找貨

89HPES12NT12G2價格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

89HPES12NT12G2規(guī)格書詳情

Features

? High Performance Non-Blocking Switch Architecture

– 12-lane, 12-port PCIe switch with flexible port configuration

– Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s

Gen1 operation

– Delivers up to 12 GBps (96 Gbps) of switching capacity

– Supports 128 Bytes to 2 KB maximum payload size

– Low latency cut-through architecture

– Supports one virtual channel and eight traffic classes

? Port Configurability

– Twelve x1 ports configurable as follows:

? One x4 stack

? Four x1 ports (ports 0 through 3 are not capable of

merging with an adjacent port)

? Two x4 stacks configurable as:

? Two x4 ports

? Four x2 ports

? Eight x1 ports

– Automatic per port link width negotiation

(x4? x2 ? x1)

– Crosslink support

– Automatic lane reversal

– Per lane SerDes configuration

? De-emphasis

? Receive equalization

? Drive strength

? Innovative Switch Partitioning Feature

– Supports up to 4 fully independent switch partitions

– Logically independent switches in the same device

– Configurable downstream port device numbering

– Supports dynamic reconfiguration of switch partitions

? Dynamic port reconfiguration — downstream, upstream,

non-transparent bridge

? Dynamic migration of ports between partitions

? Movable upstream port within and between switch partitions

? Non-Transparent Bridging (NTB) Support

– Supports up to 3 NT endpoints per switch, each endpoint can

communicate with other switch partitions or external PCIe

domains or CPUs

– 6 BARs per NT Endpoint

? Bar address translation

? All BARs support 32/64-bit base and limit address translation

? Two BARs (BAR2 and BAR4) support look-up table based

address translation

– 32 inbound and outbound doorbell registers

– 4 inbound and outbound message registers

– Supports up to 64 masters

– Unlimited number of outstanding transactions

? Multicast

– Compliant with the PCI-SIG multicast

– Supports 64 multicast groups

– Supports multicast across non-transparent port

– Multicast overlay mechanism support

– ECRC regeneration support

? Integrated Direct Memory Access (DMA) Controllers

– Supports up to 2 DMA upstream ports, each with 2 DMA channels

– Supports 32-bit and 64-bit memory-to-memory transfers

? Fly-by translation provides reduced latency and increased

performance over buffered approach

? Supports arbitrary source and destination address alignment

? Supports intra- as well as inter-partition data transfers using

the non-transparent endpoint

– Supports DMA transfers to multicast groups

– Linked list descriptor-based operation

– Flexible addressing modes

? Linear addressing

? Constant addressing

? Quality of Service (QoS)

– Port arbitration

? Round robin

– Request metering

? IDT proprietary feature that balances bandwidth among

switch ports for maximum system throughput

– High performance switch core architecture

? Combined Input Output Queued (CIOQ) switch architecture

with large buffers

? Clocking

– Supports 100 MHz and 125 MHz reference clock frequencies

– Flexible port clocking modes

Product Description

With Non-Transparent Bridging functionality and innovative Switch

Partitioning feature, the PES12NT12G2 allows true multi-host or multiprocessor communications in a single device. Integrated DMA controllers enable high-performance system design by off-loading data transfer

operations across memories from the processors. Each lane is capable

of 5 GT/s link speed in both directions and is fully compliant with PCI

Express Base Specification 2.1.

A non-transparent bridge (NTB) is required when two PCI Express

domains need to communicate to each other. The main function of the

NTB block is to initialize and translate addresses and device IDs to

allow data exchange across PCI Express domains. The major functionalities of the NTB block are summarized in Table 1.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
IDT
23+
NA/
157
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
IDT
1803+
BGA
20
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價
IDT
21+
BGA
177
原裝現(xiàn)貨假一賠十
詢價
IDT
17+
BGA
880000
明嘉萊只做原裝正品現(xiàn)貨
詢價
IDT
2022+
BGA
8600
英瑞芯只做原裝正品
詢價
RENESAS(瑞薩電子)
22+
NA
500000
萬三科技,秉承原裝,購芯無憂
詢價
Integrated Device Technology
2022+
原廠原包裝
8600
全新原裝 支持表配單 中國著名電子元器件獨(dú)立分銷
詢價
IDT
21+
BGA
1638
只做原裝正品,不止網(wǎng)上數(shù)量,歡迎電話微信查詢!
詢價
IDT
23+
BGA
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價
IDT
23+
BGA
10000
原裝正品現(xiàn)貨
詢價