首頁(yè)>89HPES32NT24AG2>規(guī)格書(shū)詳情
89HPES32NT24AG2中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠商型號(hào) |
89HPES32NT24AG2 |
功能描述 | 32-Lane 24-Port PCIe? Gen2 System Interconnect Switch |
文件大小 |
553.29 Kbytes |
頁(yè)面數(shù)量 |
39 頁(yè) |
生產(chǎn)廠商 | Renesas Technology Corp |
企業(yè)簡(jiǎn)稱(chēng) |
RENESAS【瑞薩】 |
中文名稱(chēng) | 瑞薩科技有限公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-12-29 13:10:00 |
相關(guān)芯片規(guī)格書(shū)
更多89HPES32NT24AG2規(guī)格書(shū)詳情
Features
? High Performance Non-Blocking Switch Architecture
– 32-lane, 24-port PCIe switch with flexible port configuration
– Integrated SerDes supports 5.0 GT/s Gen2 and 2.5 GT/s
Gen1 operation
– Delivers up to 32 GBps (256 Gbps) of switching capacity
– Supports 128 Bytes to 2 KB maximum payload size
– Low latency cut-through architecture
– Supports one virtual channel and eight traffic classes
? Port Configurability
– Four x8 stacks
? Two x8 stacks, each configurable as:
? One x8 port
? Two x4 ports
? Four x2 ports
? Eight x1 ports
? Several combinations of the above lane widths
? Two x8 stacks, each configurable as:
? One x8 port
? Two x4 ports
? Four x2 ports
? Several combinations of the above lane widths
– Automatic per port link width negotiation
(x8 ? x4? x2 ? x1)
– Crosslink support
– Automatic lane reversal
– Per lane SerDes configuration
? De-emphasis
? Receive equalization
? Drive strength
? Innovative Switch Partitioning Feature
– Supports up to 8 fully independent switch partitions
– Logically independent switches in the same device
– Configurable downstream port device numbering
– Supports dynamic reconfiguration of switch partitions
? Dynamic port reconfiguration — downstream, upstream,
non-transparent bridge
? Dynamic migration of ports between partitions
? Movable upstream port within and between switch partitions
? Non-Transparent Bridging (NTB) Support
– Supports up to 8 NT endpoints per switch, each endpoint can
communicate with other switch partitions or external PCIe
domains or CPUs
– 6 BARs per NT Endpoint
? Bar address translation
? All BARs support 32/64-bit base and limit address translation
? Two BARs (BAR2 and BAR4) support look-up table based
address translation
– 32 inbound and outbound doorbell registers
– 4 inbound and outbound message registers
– Supports up to 64 masters
– Unlimited number of outstanding transactions
? Multicast
– Compliant with the PCI-SIG multicast
– Supports 64 multicast groups
– Supports multicast across non-transparent port
– Multicast overlay mechanism support
– ECRC regeneration support
? Integrated Direct Memory Access (DMA) Controllers
– Supports up to 2 DMA upstream ports, each with 2 DMA channels
– Supports 32-bit and 64-bit memory-to-memory transfers
? Fly-by translation provides reduced latency and increased
performance over buffered approach
? Supports arbitrary source and destination address alignment
? Supports intra- as well as inter-partition data transfers using
the non-transparent endpoint
– Supports DMA transfers to multicast groups
– Linked list descriptor-based operation
– Flexible addressing modes
? Linear addressing
? Constant addressing
? Quality of Service (QoS)
– Port arbitration
? Round robin
– Request metering
? IDT proprietary feature that balances bandwidth among
switch ports for maximum system throughput
High performance switch core architecture
? Combined Input Output Queued (CIOQ) switch architecture
with large buffers
? Clocking
– Supports 100 MHz and 125 MHz reference clock frequencies
– Flexible port clocking modes
? Common clock
? Non-common clock
? Local port clock with SSC (spread spectrum setting) and port
reference clock input
? Hot-Plug and Hot Swap
– Hot-plug controller on all ports
? Hot-plug supported on all downstream switch ports
– All ports support hot-plug using low-cost external I2
C I/O
expanders
– Configurable presence-detect supports card and cable applications
– GPE output pin for hot-plug event notification
? Enables SCI/SMI generation for legacy operating system
support
– Hot-swap capable I/O
? Power Management
– Supports D0, D3hot and D3 power management states
– Active State Power Management (ASPM)
? Supports L0, L0s, L1, L2/L3 Ready, and L3 link states
? Configurable L0s and L1 entry timers allow performance/
power-savings tuning
– SerDes power savings
? Supports low swing / half-swing SerDes operation
? SerDes associated with unused ports are turned off
? SerDes associated with unused lanes are placed in a low
power state
? Reliability, Availability, and Serviceability (RAS)
– ECRC support
– AER on all ports
– SECDED ECC protection on all internal RAMs
– End-to-end data path parity protection
– Checksum Serial EEPROM content protected
– Ability to generate an interrupt (INTx or MSI) on link up/down
transitions
? Initialization / Configuration
– Supports Root (BIOS, OS, or driver), Serial EEPROM, or
SMBus switch initialization
– Common switch configurations are supported with pin strapping (no external components)
– Supports in-system Serial EEPROM initialization/programming
? On-Die Temperature Sensor
– Range of 0 to 127.5 degrees Celsius
– Three programmable temperature thresholds with over and
under temperature threshold alarms
– Automatic recording of maximum high or minimum low
temperature
? 9 General Purpose I/O
? Test and Debug
– Ability to inject AER errors simplifies in system error handling
software validation
– On-chip link activity and status outputs available for several
ports
– Per port link activity and status outputs available using
external I2
C I/O expander for all remaining ports
– Supports IEEE 1149.6 AC JTAG and IEEE 1149.1 JTAG
? Standards and Compatibility
– PCI Express Base Specification 2.1 compliant
– Implements the following optional PCI Express features
? Advanced Error Reporting (AER) on all ports
? End-to-End CRC (ECRC)
? Access Control Services (ACS)
? Device Serial Number Enhanced Capability
? Sub-System ID and Sub-System Vendor ID Capability
? Internal Error Reporting
? Multicast
? VGA and ISA enable
? L0s and L1 ASPM
? ARI
? Power Supplies
– Requires three power supply voltages (1.0V, 2.5V, and 3.3V)
? Packaged in a 23mm x 23mm 484-ball Flip Chip BGA with
1mm ball spacing
Product Description
With Non-Transparent Bridging functionality and innovative Switch
Partitioning feature, the PES32NT24AG2 allows true multi-host or multiprocessor communications in a single device. Integrated DMA controllers enable high-performance system design by off-loading data transfer
operations across memories from the processors. Each lane is capable
of 5 GT/s link speed in both directions and is fully compliant with PCI
Express Base Specification 2.1.
A non-transparent bridge (NTB) is required when two PCI Express
domains need to communicate to each other. The main function of the
NTB block is to initialize and translate addresses and device IDs to
allow data exchange across PCI Express domains. The major functionalities of the NTB block are summarized in Table 1.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
IDT |
2402+ |
SBGA |
8324 |
原裝正品!實(shí)單價(jià)優(yōu)! |
詢(xún)價(jià) | ||
IDT |
23+ |
SBGA |
130 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢(xún)價(jià) | ||
IDT |
23+ |
BGA |
3000 |
一級(jí)代理原廠VIP渠道,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、 |
詢(xún)價(jià) | ||
IDT |
1922+ |
BGAQFP |
1680 |
只做進(jìn)口原裝!假一罰十!絕對(duì)有貨! |
詢(xún)價(jià) | ||
IDT |
23+ |
SBGA |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢(xún)價(jià) | ||
IDT |
22+ |
SBGA |
25000 |
原裝現(xiàn)貨,價(jià)格優(yōu)惠,假一罰十 |
詢(xún)價(jià) | ||
IDT, Integrated Device Technol |
24+ |
500-SBGA(31x31) |
35200 |
一級(jí)代理/放心采購(gòu) |
詢(xún)價(jià) | ||
IDT |
SBGA |
68500 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨 |
詢(xún)價(jià) | |||
IDT |
23+ |
SBGA |
8890 |
價(jià)格優(yōu)勢(shì)、原裝現(xiàn)貨、客戶(hù)至上。歡迎廣大客戶(hù)來(lái)電查詢(xún) |
詢(xún)價(jià) | ||
IDT |
21+ |
BGA1176 |
1568 |
10年芯程,只做原裝正品現(xiàn)貨,歡迎加微信垂詢(xún)! |
詢(xún)價(jià) |