8A34042集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器規(guī)格書PDF中文資料
廠商型號(hào) |
8A34042 |
參數(shù)屬性 | 8A34042 封裝/外殼為72-VFQFN 裸露焊盤;包裝為卷帶(TR);類別為集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器;產(chǎn)品描述:IC DPLL/DCO 4CH 72-VFQFPN |
功能描述 | Four-Channel Universal Frequency Translator |
封裝外殼 | 72-VFQFN 裸露焊盤 |
文件大小 |
2.18743 Mbytes |
頁面數(shù)量 |
96 頁 |
生產(chǎn)廠商 | Renesas Technology Corp |
企業(yè)簡稱 |
RENESAS【瑞薩】 |
中文名稱 | 瑞薩科技有限公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-9 14:50:00 |
8A34042規(guī)格書詳情
Features
? Close-in phase noise complies with Common Public Radio
Interface (CPRI) frequency synchronization requirements
? Supports all ITU-T G.709 frequencies
? Meets OTN jitter and wander requirements per ITU-T G.8251
? Four independent timing channels
? Each can act as a frequency synthesizer, jitter attenuator,
Digitally Controlled Oscillator (DCO), or Digital Phase Lock
Loop (DPLL)
? DPLL Digital Loop Filters (DLFs) are programmable with cut
off frequencies from 1.1Hz to 22kHz
? Generates output frequencies that are independent of input
frequencies via a Fractional Output Divider (FOD)
? Each FOD supports output phase tuning with 50ps
resolution
? 8 Differential / 16 LVCMOS outputs
? Frequencies from 0.5Hz to 1GHz (250MHz for LVCMOS)
? Jitter below 150fs RMS (10kHz to 20MHz)
? LVCMOS, LVDS, LVPECL, HCSL, CML, SSTL, and HSTL
output modes supported
? Differential output swing is selectable: 400mV / 650mV /
800mV / 910mV
? Independent output voltages of 3.3V, 2.5V, or 1.8V
? LVCMOS additionally supports 1.5V or 1.2V
? The clock phase of each output is individually programmable
in 1ns to 2ns steps with a total range of ±180°
? 7 differential / 14 single-ended clock inputs
? Support frequencies from 1kHz to 1GHz
? Any input can be mapped to any or all of the timing channels
? Redundant inputs frequency independent of each other
? Any input can be designated as external frame/sync pulse of
PPES (pulse per even second), 1PPS (Pulse per Second),
5PPS, 10 PPS, 50Hz, 100Hz, 1 kHz, 2kHz, 4kHz, and 8kHz
associated with a selectable reference clock input
? Per-input programmable phase offset of up to ±1.638?s in
50ps steps
? Reference monitors qualify/disqualify references depending on
LOS, activity, frequency monitoring, and/or LOS input pins
? Loss of Signal (LOS) input pins (via GPIOs) can be assigned
to any input clock reference
? Automatic reference selection state machines select the active
reference for each DPLL based on the reference monitors,
priority tables, revertive / non-revertive, and other
programmable settings
? System APLL operates from fundamental-mode crystal:
25MHz to 54MHz or from a crystal oscillator
? System DPLL accepts an XO, TCXO, or OCXO operating at
virtually any frequency from 1MHz to 150MHz
? DPLLs can be configured as DCOs to synthesize clocks under
the control of an external algorithm
? DCOs generate PTP based clocks with frequency resolution
less than 1.11 × 10-16
? Supports 1MHz I2
C or 50MHz SPI serial processor ports
? The device can configure itself automatically after reset via:
? Internal customer definable One-Time Programmable
memory with up to 16 different configurations
? Standard external I2
C EPROM via separate I2
C Master Port
? 1149.1 JTAG Boundary Scan
? 10 × 10 mm 72-VFQFN package
Description
The 8A34042 Four-Channel Universal Frequency Translator is a highly integrated timing device that generates synchronous or
asynchronous clocks from any of its reference inputs. The device can be is used in any synthesizer or jitter attenuator application,
including Optical Transport Network (OTN), and Synchronous Ethernet (SyncE) systems.
The internal System APLL must be supplied with a low phase noise reference clock with frequency between 25MHz and 54MHz. The
output of the System APLL is used for clock synthesis by all of the Fractional Output Dividers (FODs) in the device. The System APLL
reference can come from an external crystal oscillator connected to the OSCI pin or from an internal oscillator that uses a crystal
connected between the OSCI and OSCO pins.
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
8A34042E-000NLG
- 制造商:
Renesas Electronics America Inc
- 類別:
集成電路(IC) > 時(shí)鐘發(fā)生器,PLL,頻率合成器
- 包裝:
卷帶(TR)
- 類型:
頻率轉(zhuǎn)換器
- PLL:
是
- 輸入:
時(shí)鐘
- 輸出:
CML,HCSL,HSTL,LVCMOS,LVDS,LVPECL,SSTL
- 比率 - 輸入:
7
- 差分 - 輸入:
是/是
- 頻率 - 最大值:
1GHz
- 分頻器/倍頻器:
是/無
- 電壓 - 供電:
1.71V ~ 3.465V
- 工作溫度:
-40°C ~ 85°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
72-VFQFN 裸露焊盤
- 供應(yīng)商器件封裝:
72-VFQFPN(10x10)
- 描述:
IC DPLL/DCO 4CH 72-VFQFPN
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
RENESAS(瑞薩)/IDT |
1942+ |
VFQFPN-72(10x10) |
2532 |
向鴻只做原裝,倉庫庫存優(yōu)勢(shì)數(shù)量請(qǐng)確認(rèn) |
詢價(jià) | ||
Renesas |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價(jià) | |||
24+ |
N/A |
80000 |
一級(jí)代理-主營優(yōu)勢(shì)-實(shí)惠價(jià)格-不悔選擇 |
詢價(jià) | |||
RENESAS ELECTRONICS |
22+ |
SMD |
518000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
RENESAS(瑞薩)/IDT |
2117+ |
VFQFPN-72(10x10) |
315000 |
一級(jí)代理專營品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長期排單到貨 |
詢價(jià) | ||
IDT/RENESAS |
22+ |
NA |
24500 |
瑞薩全系列在售 |
詢價(jià) | ||
RENESAS |
24+ |
con |
35960 |
查現(xiàn)貨到京北通宇商城 |
詢價(jià) | ||
RENESAS(瑞薩)/IDT |
23+ |
VFQFPN72(10x10) |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | ||
IDT |
兩年內(nèi) |
N/A |
168 |
原裝現(xiàn)貨,實(shí)單價(jià)格可談 |
詢價(jià) | ||
RENESAS(瑞薩電子) |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價(jià) |