首頁(yè)>8T49N241-DDDNLGI8>規(guī)格書詳情

8T49N241-DDDNLGI8中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書

8T49N241-DDDNLGI8
廠商型號(hào)

8T49N241-DDDNLGI8

功能描述

FemtoClock? NG Universal Frequency Translator

文件大小

1.80126 Mbytes

頁(yè)面數(shù)量

67 頁(yè)

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡(jiǎn)稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-11 23:00:00

8T49N241-DDDNLGI8規(guī)格書詳情

Description

The 8T49N241 has one fractional-feedback PLL that can be used as

a jitter attenuator and frequency translator. It is equipped with one

integer and three fractional output dividers, allowing the generation of

up to four different output frequencies, ranging from 8kHz to 1GHz.

These frequencies are completely independent of each other, the

input reference frequencies, and the crystal reference frequency. The

device places virtually no constraints on input to output frequency

conversion, supporting all FEC rates, including the new revision of

ITU-T Recommendation G.709 (2009), most with 0ppm conversion

error. The outputs may select among LVPECL, LVDS, HCSL or

LVCMOS output levels.

This makes it ideal to be used in any frequency synthesis application,

including 1G, 10G, 40G and 100G Synchronous Ethernet, OTN, and

SONET/SDH, including ITU-T G.709 (2009) FEC rates.

The 8T49N241 accepts up to two differential or single-ended input

clocks and a fundamental-mode crystal input. The internal PLL can

lock to either of the input reference clocks or just to the crystal to

behave as a frequency synthesizer. The PLL can use the second

input for redundant backup of the primary input reference, but in this

case, both input clock references must be related in frequency.

The device supports hitless reference switching between input

clocks. The device monitors both input clocks for Loss of Signal

(LOS), and generates an alarm when an input clock failure is

detected. Automatic and manual hitless reference switching options

are supported. LOS behavior can be set to support gapped or

un-gapped clocks.

The 8T49N241 supports holdover. The holdover has an initial

accuracy of ±50ppB from the point where the loss of all applicable

input reference(s) has been detected. It maintains a historical

average operating point for the PLL that may be returned to in

holdover at a limited phase slope.

The PLL has a register-selectable loop bandwidth from 0.2Hz to

6.4kHz.

The device supports Output Enable & Clock Select inputs and Lock,

Holdover & LOS status outputs.

The device is programmable through an I2C interface. It also supports

I

2C master capability to allow the register configuration to be read

from an external EEPROM.

Programming with IDT’s Timing Commander software is

recommended for optimal device performance. Factory

pre-programmed devices are also available.

Features

? Supports SDH/SONET and Synchronous Ethernet clocks including

all FEC rate conversions

? 0.35ps RMS Typical Jitter (including spurs): 12kHz to 20MHz

? Operating Modes: Synthesizer, Jitter Attenuator

? Operates from a 10MHz to 50MHz fundamental-mode crystal or a

10MHz to 125MHz external oscillator

? Initial holdover accuracy of +50ppb.

? Accepts up to 2 LVPECL, LVDS, LVHSTL or LVCMOS input clocks

? Accepts frequencies ranging from 8kHz to 875MHz

? Auto and manual clock selection with hitless switching

? Clock input monitoring including support for gapped clocks

? Phase-slope limiting and fully hitless switching options to control

output clock phase transients

? Generates four LVPECL / LVDS / HCSL or eight LVCMOS output

clocks

? Output frequencies ranging from 8kHz up to 1.0GHz

(differential)

? Output frequencies ranging from 8kHz to 250MHz (LVCMOS)

? One integer divider ranging from ÷4 to ÷786,420

? Three fractional output dividers (see Output Dividers)

? Programmable loop bandwidth settings from 0.2Hz to 6.4kHz

? Optional fast-lock function

? Four General Purpose I/O pins with optional support for status &

control:

? Two Output Enable control inputs provide control over the four

clocks

? Manual clock selection control input

? Lock, Holdover and Loss-of-Signal alarm outputs

? Open-drain Interrupt pin

? Register programmable through I2C or via external I2C EEPROM

? Full 2.5V or 3.3V supply modes, 1.8V support for LVCMOS outputs,

GPIO and control pins

? -40°C to 85°C ambient operating temperature

? Package: 40-VFQFPN, lead-free (RoHS 6)

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
IDT(Renesas收購(gòu))
23+
NA/
8735
原廠直銷,現(xiàn)貨供應(yīng),賬期支持!
詢價(jià)
IDT
1827+
QFN
159
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
IDT/RENESAS
22+
NA
24500
瑞薩全系列在售
詢價(jià)
IDT
22+
NA
5000
原裝正品支持實(shí)單
詢價(jià)
RENESAS(瑞薩)/IDT
1942+
VFQFPN-40
2532
向鴻只做原裝,倉(cāng)庫(kù)庫(kù)存優(yōu)勢(shì)數(shù)量請(qǐng)確認(rèn)
詢價(jià)
IDT
23+
NA
320
原裝正品代理渠道價(jià)格優(yōu)勢(shì)
詢價(jià)
IDT
22+
QFN40
25000
原裝現(xiàn)貨,價(jià)格優(yōu)惠,假一罰十
詢價(jià)
RENESAS(瑞薩)/IDT
2117+
VFQFPN-40(6x6)
315000
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨
詢價(jià)
RENESAS(瑞薩電子)
22+
NA
500000
萬(wàn)三科技,秉承原裝,購(gòu)芯無憂
詢價(jià)
IDT
2223+
QFN40
26800
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)
詢價(jià)