首頁(yè)>8T49N242>規(guī)格書(shū)詳情

8T49N242集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器規(guī)格書(shū)PDF中文資料

8T49N242
廠(chǎng)商型號(hào)

8T49N242

參數(shù)屬性

8T49N242 封裝/外殼為40-VFQFN 裸露焊盤(pán);包裝為卷帶(TR);類(lèi)別為集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器;產(chǎn)品描述:VFQFPN 6.00X6.00X0.90 MM, 0.50MM

功能描述

FemtoClock? NG Universal Frequency Translator

封裝外殼

40-VFQFN 裸露焊盤(pán)

文件大小

1.80562 Mbytes

頁(yè)面數(shù)量

67 頁(yè)

生產(chǎn)廠(chǎng)商 Renesas Technology Corp
企業(yè)簡(jiǎn)稱(chēng)

RENESAS瑞薩

中文名稱(chēng)

瑞薩科技有限公司官網(wǎng)

原廠(chǎng)標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠(chǎng)下載

更新時(shí)間

2025-1-26 8:00:00

8T49N242規(guī)格書(shū)詳情

Description

The 8T49N242 has one fractional-feedback PLL that can be used as

a jitter attenuator and frequency translator. It is equipped with four

integer output dividers, allowing the generation of up to four different

output frequencies, ranging from 8kHz to 1GHz. These frequencies

are completely independent of the input reference frequencies, and

the crystal reference frequency. The device places virtually no

constraints on input to output frequency conversion, supporting all

FEC rates, including the new revision of ITU-T Recommendation

G.709 (2009), most with 0ppm conversion error. The outputs may

select among LVPECL, LVDS, HCSL or LVCMOS output levels.

This makes it ideal to be used in any frequency synthesis application,

including 1G, 10G, 40G and 100G Synchronous Ethernet, OTN, and

SONET/SDH, including ITU-T G.709 (2009) FEC rates.

The 8T49N242 accepts up to two differential or single-ended input

clocks and a fundamental-mode crystal input. The internal PLL can

lock to either of the input reference clocks or just to the crystal to

behave as a frequency synthesizer. The PLL can use the second

input for redundant backup of the primary input reference, but in this

case, both input clock references must be related in frequency.

The device supports hitless reference switching between input

clocks. The device monitors both input clocks for Loss of Signal

(LOS), and generates an alarm when an input clock failure is

detected. Automatic and manual hitless reference switching options

are supported. LOS behavior can be set to support gapped or

un-gapped clocks.

The 8T49N242 supports holdover. The holdover has an initial

accuracy of ±50ppB from the point where the loss of all applicable

input reference(s) has been detected. It maintains a historical

average operating point for the PLL that may be returned to in

holdover at a limited phase slope.

The PLL has a register-selectable loop bandwidth from 0.2Hz to

6.4kHz.

The device supports Output Enable & Clock Select inputs and Lock,

Holdover & LOS status outputs.

The device is programmable through an I2C interface. It also supports

I

2C master capability to allow the register configuration to be read

from an external EEPROM.

Programming with IDT’s Timing Commander software is

recommended for optimal device performance. Factory

pre-programmed devices are also available.

Features

? Supports SDH/SONET and Synchronous Ethernet clocks including

all FEC rate conversions

? 0.35ps RMS Typical Jitter (including spurs): 12kHz to 20MHz

? Operating Modes: Synthesizer, Jitter Attenuator

? Operates from a 10MHz to 50MHz fundamental-mode crystal or a

10MHz to 125MHz external oscillator

? Initial holdover accuracy of +50ppb.

? Accepts up to 2 LVPECL, LVDS, LVHSTL or LVCMOS input clocks

? Accepts frequencies ranging from 8kHz to 875MHz

? Auto and manual clock selection with hitless switching

? Clock input monitoring including support for gapped clocks

? Phase-slope limiting and fully hitless switching options to control

output clock phase transients

? Generates four LVPECL / LVDS / HCSL or eight LVCMOS output

clocks

? Output frequencies ranging from 8kHz up to 1.0GHz

(differential)

? Output frequencies ranging from 8kHz to 250MHz (LVCMOS)

? Integer divider ranging from ÷4 to ÷786,420 for each output

? Programmable loop bandwidth settings from 0.2Hz to 6.4kHz

? Optional fast-lock function

? Four General Purpose I/O pins with optional support for status &

control:

? Two Output Enable control inputs provide control over the four

clocks

? Manual clock selection control input

? Lock, Holdover and Loss-of-Signal alarm outputs

? Open-drain Interrupt pin

? Register programmable through I2C or via external I2C EEPROM

? Full 2.5V or 3.3V supply modes, 1.8V support for LVCMOS outputs,

GPIO and control pins

? -40°C to 85°C ambient operating temperature

? Package: 40-VFQFPN, lead-free (RoHS 6)

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    8T49N242-998NLGI

  • 制造商:

    Renesas Electronics America Inc

  • 類(lèi)別:

    集成電路(IC) > 時(shí)鐘發(fā)生器,PLL,頻率合成器

  • 包裝:

    卷帶(TR)

  • 類(lèi)型:

    頻率轉(zhuǎn)換器

  • PLL:

    帶旁路

  • 輸入:

    晶體,LVCMOS,LVDS,LVHSTL,LVPECL,LVTTL

  • 輸出:

    HCSL,LVCMOS,LVDS,LVPECL

  • 比率 - 輸入:

    3:4

  • 差分 - 輸入:

    是/是

  • 頻率 - 最大值:

    1GHz

  • 分頻器/倍頻器:

    是/無(wú)

  • 電壓 - 供電:

    2.375V ~ 2.625V,3.135V ~ 3.465V

  • 工作溫度:

    -40°C ~ 85°C(TA)

  • 安裝類(lèi)型:

    表面貼裝型

  • 封裝/外殼:

    40-VFQFN 裸露焊盤(pán)

  • 供應(yīng)商器件封裝:

    40-VFQFPN(6x6)

  • 描述:

    VFQFPN 6.00X6.00X0.90 MM, 0.50MM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
IDT
21+
標(biāo)準(zhǔn)封裝
5000
進(jìn)口原裝,訂貨渠道!
詢(xún)價(jià)
RENESAS
23+
NA
5000
全新、原裝
詢(xún)價(jià)
RENESAS(瑞薩)/IDT
23+
VFQFN40(6x6)
6000
誠(chéng)信服務(wù),絕對(duì)原裝原盤(pán)
詢(xún)價(jià)
RENESAS(瑞薩)/IDT
23+
VFQFN40(6x6)
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠(chǎng)技術(shù)支持!!!
詢(xún)價(jià)
IDT(Renesas收購(gòu))
23+
NA/
8735
原廠(chǎng)直銷(xiāo),現(xiàn)貨供應(yīng),賬期支持!
詢(xún)價(jià)
IDT
22+
NA
5000
原裝正品支持實(shí)單
詢(xún)價(jià)
IDT
23+
ORIGINAL
20000
只做原裝
詢(xún)價(jià)
RENESAS ELECTRONICS
22+
SMD
518000
明嘉萊只做原裝正品現(xiàn)貨
詢(xún)價(jià)
RENESAS(瑞薩)/IDT
1942+
VFQFPN-40(6x6)
2532
向鴻只做原裝,倉(cāng)庫(kù)庫(kù)存優(yōu)勢(shì)數(shù)量請(qǐng)確認(rèn)
詢(xún)價(jià)
RENESAS
589220
16余年資質(zhì) 絕對(duì)原盒原盤(pán) 更多數(shù)量
詢(xún)價(jià)