首頁(yè)>8T49N281C-003NLGI>規(guī)格書(shū)詳情

8T49N281C-003NLGI中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

8T49N281C-003NLGI
廠商型號(hào)

8T49N281C-003NLGI

功能描述

Tilera TILE-Gx72 & TILE-Gx9, Gx16, Gx36 & Gx72 Processor

文件大小

1.671 Mbytes

頁(yè)面數(shù)量

70 頁(yè)

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡(jiǎn)稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-26 10:06:00

8T49N281C-003NLGI規(guī)格書(shū)詳情

General Description

The 8T49N281-003 has a fractional-feedback PLL that can be used

as a jitter attenuator or frequency translator. It is equipped with six

integer and two fractional output dividers, allowing the generation of

up to 8 different output frequencies, ranging from 8kHz to 1GHz.

Three of these frequencies are completely independent of each other

and the inputs. The other five are related frequencies. The eight

outputs may select among LVPECL, LVDS or LVCMOS output levels.

This functionality makes it ideal to be used in any frequency

translation application, including 1G, 10G, 40G and 100G

Synchronous Ethernet, OTN, and SONET/SDH, including ITU-T

G.709 (2009) FEC rates. The device may also behave as a frequency

synthesizer.

The 8T49N281-003 accepts up to twodifferential or single-ended

input clocks and a crystal input. The PLL can lock to either input clock,

but both input clocks must be related in frequency.

The device supports hitless reference switching between input

clocks. The device monitors both input clocks for Loss of Signal

(LOS). It generates an alarm when an input clock failure is detected.

Automatic and manual hitless reference switching options are

supported. LOS behavior can be set to support gapped or un-gapped

clocks.

The 8T49N281-003 supports holdover with an initial accuracy of

±50ppB from the point where the loss of all applicable input

reference(s) has been detected. It maintains a historical average

operating point that may be returned to in holdover at a limited phase

slope.

The device places no constraints on input to output frequency

conversion, supporting all FEC rates, including the new revision of

ITU-T Recommendation G.709 (2009), most with 0ppm conversion

error.

The PLL has a register-selectable loop bandwidth from 0.5Hz to

512Hz.

Each output supports individual phase delay settings to allow

output-output alignment.

The device supports Output Enable inputs and Lock, Holdover and

LOS status outputs.

The device is programmable through an I2C interface. It also supports

I

2C master capability to allow the register configuration to be read

from an external EEPROM.

Features

? Supports SDH/SONET and Synchronous Ethernet clocks

including all FEC rate conversions

? Two differential outputs meet jitter limits for 100G Ethernet and

STM-256/OC-768

? <0.3ps RMS (including spurs): 12kHz to 20MHz

? All outputs <0.5ps RMS (including spurs) 12kHz to 20MHz

? Operating modes: locked to input signal, holdover and free-run

? Initial holdover accuracy of ±50ppb

? Accepts two LVPECL, LVDS, LVHSTL, HCSL or LVCMOS

input clocks

? Accepts frequencies ranging from 8kHz up to 875MHz

? Auto and manual input clock selection with hitless switching

? Clock input monitoring, including support for gapped clocks

? Phase-Slope Limiting and Fully Hitless Switching options to

control output phase transients

? Operates from a 10MHz to 40MHz fundamental-mode crystal

? Generates eight LVPECL, LVDS or sixteen LVCMOS output clocks

? Output frequencies ranging from 8kHz up to 1.0GHz (diff)

? Output frequencies ranging from 8kHz to 250MHz (LVCMOS)

? Four General Purpose I/O pins with optional support for status &

control:

? Four Output Enable control inputs may be mapped to any of the

eight outputs

? Lock, Holdover & Loss-of-Signal status outputs

? Open-drain Interrupt pin

? Programmable PLL bandwidth settings:

? 0.5Hz, 1Hz, 2Hz, 4Hz, 8Hz, 16Hz, 32Hz, 64Hz, 128Hz, 256Hz

or 512Hz

? Optional Fast Lock function

? Programmable output phase delays in steps as small as 16ps

? Register programmable through I2C or via external I2C EEPROM

? Bypass clock paths for system tests

? Power supply modes

VCC / VCCA / VCCO

3.3V / 3.3V / 3.3V

3.3V / 3.3V / 2.5V

3.3V / 3.3V / 1.8V (LVCMOS)

2.5V / 2.5V / 3.3V

2.5V / 2.5V / 2.5V

2.5V / 2.5V / 1.8V (LVCMOS)

? Power down modes support consumption as low as 1.5W (see

Section, “Power Dissipation and Thermal Considerations” for

details)

? -40°C to 85°C ambient operating temperature

? Package: 56QFN, lead-free RoHs (6)

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
RENESAS ELECTRONICS
22+
N/A
1868
原裝原裝原裝
詢價(jià)
IDT
22+
當(dāng)天發(fā)貨
25000
原裝現(xiàn)貨,價(jià)格優(yōu)惠,假一罰十
詢價(jià)
IDT, Integrated Device Technol
24+
56-VFQFN(8x8)
56200
一級(jí)代理/放心采購(gòu)
詢價(jià)
Renesas
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票!
詢價(jià)
IDT
23+
NA
320
原裝正品代理渠道價(jià)格優(yōu)勢(shì)
詢價(jià)
IDT
23+
當(dāng)天發(fā)貨
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價(jià)
原廠原裝
22+
RENESAS ELECTRONICS
12000
原裝正品現(xiàn)貨,可出樣品可開(kāi)稅票
詢價(jià)
RENESAS(瑞薩)/IDT
23+
VFQFPN56(8x8)
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
RENESAS(瑞薩)/IDT
23+
VFQFPN56(8x8)
6000
誠(chéng)信服務(wù),絕對(duì)原裝原盤
詢價(jià)
RENESAS ELECTRONICS
22+
SMD
518000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)