首頁(yè)>8T49N285A-DDDNLGI>規(guī)格書詳情

8T49N285A-DDDNLGI中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書

8T49N285A-DDDNLGI
廠商型號(hào)

8T49N285A-DDDNLGI

功能描述

FemtoClock? NG Octal Universal Frequency Translator

文件大小

1.26772 Mbytes

頁(yè)面數(shù)量

68 頁(yè)

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡(jiǎn)稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-25 20:42:00

人工找貨

8T49N285A-DDDNLGI價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

8T49N285A-DDDNLGI規(guī)格書詳情

Description

The 8T49N285 has a fractional-feedback PLL that can be used as a

jitter attenuator or frequency translator. It is equipped with six integer

and two fractional output dividers, allowing the generation of up to 8

different output frequencies, ranging from 8kHz to 1GHz. Three of

these frequencies are completely independent of each other and the

inputs. The other five are related frequencies. The eight outputs may

select among LVPECL, LVDS, HCSL or LVCMOS output levels.

This functionality makes it ideal to be used in any frequency

translation application, including 1G, 10G, 40G, and 100G

Synchronous Ethernet, OTN, and SONET/SDH, including ITU-T

G.709 (2009) FEC rates. The device may also behave as a frequency

synthesizer.

The 8T49N285 accepts up to two differential or single-ended input

clocks and a crystal input. The PLL can lock to either input clock, but

both input clocks must be related in frequency.

The device supports hitless reference switching between input

clocks. The device monitors both input clocks for Loss of Signal

(LOS). It generates an alarm when an input clock failure is detected.

Automatic and manual hitless reference switching options are

supported. LOS behavior can be set to support gapped or un-gapped

clocks.

The 8T49N285 supports holdover with an initial accuracy of ±50ppB

from the point where the loss of all applicable input reference(s) has

been detected. It maintains a historical average operating point that

may be returned to in holdover at a limited phase slope.

The device places no constraints on input to output frequency

conversion, supporting all FEC rates, including the new revision of

ITU-T Recommendation G.709 (2009), most with 0ppm conversion

error.

The PLL has a register-selectable loop bandwidth from 1.4Hz to

360Hz.

Each output supports individual phase delay settings to allow

output-output alignment.

The device supports Output Enable inputs and Lock, Holdover and

LOS status outputs.

The device is programmable through an I2C interface. It also supports

I

2C master capability to allow the register configuration to be read

from an external EEPROM.

Features

? Supports SDH/SONET and Synchronous Ethernet clocks

including all FEC rate conversions

? <0.3ps RMS typical jitter (including spurs),12kHz to 20MHz

? Operating modes: locked to input signal, holdover and free-run

? Initial holdover accuracy of ±50ppb

? Accepts two LVPECL, LVDS, LVHSTL, HCSL or LVCMOS

input clocks

? Accepts frequencies ranging from 8kHz up to 875MHz

? Auto and manual input clock selection with hitless switching

? Clock input monitoring, including support for gapped clocks

? Phase-Slope Limiting and Fully Hitless Switching options to

control output phase transients

? Operates from a 10MHz to 40MHz fundamental-mode crystal

? Generates 8 LVPECL/LVDS/HCSL or 16 LVCMOS output clocks

? Output frequencies ranging from 8kHz up to 1.0GHz (diff)

? Output frequencies ranging from 8kHz to 250MHz (LVCMOS)

? Four General Purpose I/O pins with optional support for status &

control:

? Four Output Enable control inputs may be mapped to any of the

eight outputs

? Lock, Holdover & Loss-of-Signal status outputs

? Open-drain Interrupt pin

? Nine programmable PLL loop bandwidth settings from 1.4Hz to

360Hz.

? Optional Fast Lock function

? Programmable output phase delays in steps as small as 16ps

? Register programmable through I2C or via external I2C EEPROM

? Bypass clock paths for system tests

? Power supply modes

VCC / VCCA / VCCO

3.3V / 3.3V / 3.3V

3.3V / 3.3V / 2.5V

3.3V / 3.3V / 1.8V (LVCMOS)

2.5V / 2.5V / 3.3V

2.5V / 2.5V / 2.5V

2.5V / 2.5V / 1.8V (LVCMOS)

? -40°C to 85°C ambient operating temperature

? Package: 56QFN, lead-free RoHs (6)

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
IDT
16+
QFN
111
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
IDT(Renesas收購(gòu))
23+
NA/
8735
原廠直銷,現(xiàn)貨供應(yīng),賬期支持!
詢價(jià)
IDT
24+
QFN
990000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
RENESAS(瑞薩)/IDT
2021+
VFQFPN-72(10x10)
499
詢價(jià)
RENESAS(瑞薩)/IDT
23+
VFQFPN72(10x10)
6000
誠(chéng)信服務(wù),絕對(duì)原裝原盤
詢價(jià)
IDT
22+
QFP
12245
現(xiàn)貨,原廠原裝假一罰十!
詢價(jià)
RENESAS
22+
NA
496
原裝正品支持實(shí)單
詢價(jià)
RENESAS
23+
NA
6000
全新、原裝
詢價(jià)
RENESAS(瑞薩)/IDT
1942+
VFQFPN-72(10x10)
2532
向鴻只做原裝,倉(cāng)庫(kù)庫(kù)存優(yōu)勢(shì)數(shù)量請(qǐng)確認(rèn)
詢價(jià)
Renesas
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價(jià)