首頁(yè)>8V19N474>規(guī)格書(shū)詳情

8V19N474集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器規(guī)格書(shū)PDF中文資料

8V19N474
廠商型號(hào)

8V19N474

參數(shù)屬性

8V19N474 封裝/外殼為81-LFBGA;包裝為托盤;類別為集成電路(IC)的時(shí)鐘發(fā)生器PLL頻率合成器;產(chǎn)品描述:IC JITTER ATTENUATOR 81CABGA

功能描述

FemtoClock? NG Jitter Attenuator and Clock Synthesizer

封裝外殼

81-LFBGA

文件大小

1.13043 Mbytes

頁(yè)面數(shù)量

65 頁(yè)

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡(jiǎn)稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-19 11:10:00

8V19N474規(guī)格書(shū)詳情

Description

The 8V19N474 is a fully integrated FemtoClock NG Jitter Attenuator

and Clock Synthesizer designed as a high-performance clock

solution for conditioning and frequency/phase management of

10/40/100/400 Gigabit-Ethernet line cards. The device delivers

excellent phase noise performance as required to drive physical

layer devices, and provides the clean clock frequencies

(e.g., 625MHz, 500MHz, 312.5MHz, 250MHz, 156.25MHz, and

125MHz).

A two-stage PLL architecture supports both jitter attenuation and

frequency multiplication. The first stage PLL is the jitter attenuator

and uses an external VCXO for best possible phase noise

characteristics. The second stage PLL locks on the VCXO-PLL

output signal and synthesizes the target frequency. This PLL has a

VCO circuit at 2500MHz.

The 8V19N474 generates the output clock signals from the VCO by

frequency division. Five independent frequency dividers are

available: four support integer-divider ratios and one integer as well

as fractional-divider ratios. Delay circuits can be used for achieving

alignment and controlled phase delay between clock signals. The

two redundant inputs are monitored for activity.

Four selectable clock switching modes are provided to handle clock

input failure scenarios. Auto-lock, individually programmable output

frequency dividers, and phase adjustment capabilities are added for

additional flexibility. The 8V19N474 is configured through an SPI

interface and reports lock and signal loss status in internal registers

and via a lock detect (LOCK) output. Internal status bit changes can

also be reported via the nINT output. The device is ideal for driving

converter circuits in wireless infrastructure, radar/imaging, and

instrumentation/medical applications. The device is a member of the

high-performance clock family from IDT.

Features

? High-performance clock RF-PLL

— Optimized for low phase noise: -153dBc/Hz (1MHz offset;

156.25MHz clock)

— Integrated phase noise (12kHz–20MHz) of 75fs RMS typical

? Dual-PLL architecture

— 1st-PLL stage with external VCXO for clock jitter attenuation

— 2nd-PLL stage with internal FemtoClock NG PLL at 2500MHz

? 6 output banks with a total of 12 outputs, organized in:

— Two clock banks with one integer frequency divider and three

differential outputs

— Two clock banks with one integer frequency divider and two

differential outputs

— One clock bank with one fractional output divider and one

differential output

— One VCXO-PLL output bank with one selectable LVDS/two

LVCMOS outputs

? Four output banks contain a phase delay circuit with steps of the

VCO clock period (400ps)

? Supported clock output frequencies include:

— From the integer dividers: 2500MHz, 1250MHz, 625MHz,

500MHz, 312.5MHz, 250MHz, 156.25MHz, and 125MHz

— From the fractional divider: 80–300MHz

? Low-power LVPECL/LVDS outputs support configurable signal

amplitude, DC and AC coupling and LVPECL, LVDS line

terminations techniques

? Redundant input clock architecture

— Two inputs

— Individual input signal monitor

— Digital holdover

— Manual and automatic clock selection

— Hitless switching

? Status monitoring and fault reporting

— Input signal status

— Holdover and reference loss status

— Lock status with one status pin

— Maskable status interrupt pin

? Voltage supply:

— Device core supply voltage: 3.3V

— Output supply voltage: 3.3V, 2.5V, or 1.8V

— SPI control I/O voltage: 1.8V or 3.3V (selectable),

3.3V tolerant inputs when set to 1.8V

? Package: 8 × 8 mm 81-FPBGA, RoHS 6/6

? Temperature range: -40°C to +85°C

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    8V19N474BFGI

  • 制造商:

    Renesas Electronics America Inc

  • 類別:

    集成電路(IC) > 時(shí)鐘發(fā)生器,PLL,頻率合成器

  • 系列:

    FemtoClock? NG

  • 包裝:

    托盤

  • 類型:

    漂移衰減器

  • PLL:

  • 輸入:

    LVDS,LVPECL

  • 輸出:

    LVDS,LVPECL

  • 比率 - 輸入:

    2:12

  • 差分 - 輸入:

    無(wú)/是

  • 頻率 - 最大值:

    2.5GHz

  • 分頻器/倍頻器:

    是/無(wú)

  • 電壓 - 供電:

    3.3V

  • 工作溫度:

    -40°C ~ 85°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    81-LFBGA

  • 供應(yīng)商器件封裝:

    81-FPBGA(8x8)

  • 描述:

    IC JITTER ATTENUATOR 81CABGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
IDT
23+
81-CABGA
3000
一級(jí)代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價(jià)
IDT
20+
BGA
346
全新原裝只做自己庫(kù)存只做原裝
詢價(jià)
INTEGRATEDDEVICETECHNOLOGY
2021+
SMD
100500
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨
詢價(jià)
RENESAS/瑞薩
23+/24+
NV
2024927
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
IDT/RENESAS
22+
NA
24500
瑞薩全系列在售
詢價(jià)
Renesas
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票!
詢價(jià)
IDT
23+
BGA
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價(jià)
RENESAS
22+
NA
923
原裝正品支持實(shí)單
詢價(jià)
RENESAS ELECTRONICS
22+
N/A
1379
原裝原裝原裝
詢價(jià)
IDT, Integrated Device Technol
24+
100-CABGA(11x11)
56200
一級(jí)代理/放心采購(gòu)
詢價(jià)