首頁>8V19N850DNLGI/W>規(guī)格書詳情

8V19N850DNLGI/W中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書

8V19N850DNLGI/W
廠商型號

8V19N850DNLGI/W

功能描述

Radio Unit Clock Synchronizer and Converter Clock Generator

文件大小

3.21712 Mbytes

頁面數(shù)量

175

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-13 16:30:00

8V19N850DNLGI/W規(guī)格書詳情

Description

The 8V19N850 is a fully integrated Radio Unit Clock Synchronizer and

Converter Clock Generator designed as a high-performance clock

solution for phase/frequency synchronization and signal conditioning of

wireless base station radio equipment. The device supports

JESD204B/C subclass 0 and 1 device clocks and SYSREF

synchronization for converters.

The 8V19N850 supports two independent frequency domains: one that

can be used for the digital clock (Ethernet and FEC rates) domain with

four outputs, and the device clock (RF-PLL) domain with 12 outputs. The

Ethernet domain generates frequencies from two independent APLLs

for flexibility; the outputs of the RF clock domain generate very low

phase noise clocks for ADC/DAC circuits.

From the integrated RF-PLL, the device supports the clock generation of

high-frequency device clocks for driving ADC/DAC devices

low-frequency synchronization signals (SYSREF).

A dual DPLL front-end architecture supports any frequency translation.

Each DPLL provides a programmable bandwidth and a DCO function for

real-time frequency/phase adjustments. The DPLLs can lock on 1PPS

input signals and establish lock within 100s or less. Frequency

information can be applied from DPLL-0 to DPLL-1 and vice versa to

enable the combining of the frequency characteristics of two references

(combo-mode).

The 8V19N850 is configured through a pin-mapped I3CSM (including

legacy I2

C) and 3/4-wire SPI interface. I2

C with master capabilities

reads a default configuration from an external ROM device. GPIO ports

can be configured for reporting and controlling purposes.

Applications

? Wireless infrastructure 5G radio

Features

? High-performance radio clock synchronizer clock

— Device clock domain (RF-PLL) with support for JESD204B/C

— Digital clock domain (Ethernet, FEC) with support for eEEC

and T-BC/T-TSC Class C

? 2 differential clock reference inputs

— 1PPS (1Hz) to 1GHz input frequency

? Dual DPLL front-end with independent clock paths

— External control of the DCO for IEEE1588

— Digital holdover with a 1.1 × 10-7 ppb accuracy

— Programmable DPLL loop bandwidth 1mHz - 6kHz

— Configurable phase delay (range: 1UI)

— Hitless input switching with < 1ns output phase error

? Reference monitors for input LOS, activity and frequency

? 1 external synchronization input for JESD204B/C (LVCMOS)

? 16 differential outputs

? Dedicated phase management capabilities

? Optimized for low phase noise:

— Device clocks: -149.9dBc/Hz (1MHz offset; 245.76MHz clock)

? Supply voltage (core): 3.3V; (outputs): 3.3V, 2.5V, and 1.8V

? Package: 10 × 10 mm 88-VFQFPN

? Board temperature range: -40°C to +105°C

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
Renesas
21+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價
BELDEN
6
全新原裝 貨期兩周
詢價
ST
22+
DO-34
16900
支持樣品 原裝現(xiàn)貨 提供技術(shù)支持!
詢價
ST
23+
DO-34
16900
正規(guī)渠道,只有原裝!
詢價
RENESAS(瑞薩電子)
22+
NA
500000
萬三科技,秉承原裝,購芯無憂
詢價
Renesas Electronics America In
24+
-
9350
獨(dú)立分銷商 公司只做原裝 誠心經(jīng)營 免費(fèi)試樣正品保證
詢價
RENESAS
24+
con
35960
查現(xiàn)貨到京北通宇商城
詢價
IDT
23+
NA/
3261
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票
詢價
RENESAS(瑞薩)/IDT
23+
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價
Renesas Electronics
2021+
差分
385000
科研單位合格供應(yīng)商!常備大量現(xiàn)貨庫存
詢價