首頁>A3P030-VQG100>規(guī)格書詳情
A3P030-VQG100中文資料美高森美數(shù)據(jù)手冊(cè)PDF規(guī)格書
廠商型號(hào) |
A3P030-VQG100 |
參數(shù)屬性 | A3P030-VQG100 封裝/外殼為100-TQFP;包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC) > FPGA(現(xiàn)場(chǎng)可編程門陣列);產(chǎn)品描述:IC FPGA 77 I/O 100VQFP |
功能描述 | ProASIC3 Flash Family FPGAs with Optional Soft ARM Support |
文件大小 |
10.66938 Mbytes |
頁面數(shù)量 |
220 頁 |
生產(chǎn)廠商 | Microsemi Corporation |
企業(yè)簡(jiǎn)稱 |
Microsemi【美高森美】 |
中文名稱 | 美高森美公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-11-6 10:49:00 |
A3P030-VQG100規(guī)格書詳情
Features and Benefits
High Capacity
? 15 k to 1 M System Gates
? Up to 144 kbits of True Dual-Port SRAM
? Up to 300 User I/Os
Reprogrammable Flash Technology
? 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
? Instant On Level 0 Support
? Single-Chip Solution
? Retains Programmed Design when Powered Off
High Performance
? 350 MHz System Performance
? 3.3 V, 66 MHz 64-Bit PCI?
In-System Programming (ISP) and Security
? ISP Using On-Chip 128-Bit Advanced Encryption Standard (AES) Decryption (except ARM?-enabled ProASIC?3 devices) via JTAG (IEEE 1532–compliant)?
? FlashLock? to Secure FPGA Contents
Low Power
? Core Voltage for Low Power
? Support for 1.5 V-Only Systems
? Low-Impedance Flash Switches
High-Performance Routing Hierarchy
? Segmented, Hierarchical Routing and Clock Structure
Advanced I/O
? 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
? 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
? Wide Range Power Supply Voltage Support per JESD8-B, Allowing I/Os to Operate from 2.7 V to 3.6 V
? Bank-Selectable I/O Voltages—up to 4 Banks per Chip
? Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V / 2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X? and LVCMOS 2.5 V / 5.0 V Input
? Differential I/O Standards: LVPECL, LVDS, B-LVDS, and M-LVDS (A3P250 and above)
? I/O Registers on Input, Output, and Enable Paths
? Hot-Swappable and Cold Sparing I/Os?
? Programmable Output Slew Rate? and Drive Strength
? Weak Pull-Up/-Down
? IEEE 1149.1 (JTAG) Boundary Scan Test
? Pin-Compatible Packages across the ProASIC3 Family
Clock Conditioning Circuit (CCC) and PLL?
? Six CCC Blocks, One with an Integrated PLL
? Configurable Phase-Shift, Multiply/Divide, Delay Capabilities and External Feedback
? Wide Input Frequency Range (1.5 MHz to 350 MHz)
Embedded Memory?
? 1 kbit of FlashROM User Nonvolatile Memory
? SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9, and ×18 organizations)?
? True Dual-Port SRAM (except ×18)
ARM Processor Support in ProASIC3 FPGAs
? M1 ProASIC3 Devices—ARM?Cortex?-M1 Soft Processor Available with or without Debug
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
A3P030-VQG100
- 制造商:
Microchip Technology
- 類別:
集成電路(IC) > FPGA(現(xiàn)場(chǎng)可編程門陣列)
- 系列:
ProASIC3
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 電壓 - 供電:
1.425V ~ 1.575V
- 安裝類型:
表面貼裝型
- 工作溫度:
0°C ~ 85°C(TJ)
- 封裝/外殼:
100-TQFP
- 供應(yīng)商器件封裝:
100-VQFP(14x14)
- 描述:
IC FPGA 77 I/O 100VQFP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
ACTEL |
17+ |
100%原裝 |
7500 |
原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
ACTEL |
21+ |
TQFP |
35200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
ACTEL |
24+ |
TQFP100 |
56000 |
公司進(jìn)口原裝現(xiàn)貨 批量特價(jià)支持 |
詢價(jià) | ||
ACTEL |
2315+ |
TQFP100 |
3986 |
優(yōu)勢(shì)代理渠道,原裝現(xiàn)貨,可全系列訂貨 |
詢價(jià) | ||
MICROCHIP/微芯 |
23+ |
100-TQFP |
2680 |
只做原裝,主打品牌QQ詢價(jià)有詢必回 |
詢價(jià) | ||
Microsemi |
24+ |
VQFP-100 |
5800 |
正常排單原廠正規(guī)渠道保證原裝正品 |
詢價(jià) | ||
ACTEL |
22+ |
TQFP |
10000 |
原裝正品優(yōu)勢(shì)供應(yīng) |
詢價(jià) | ||
NA |
23+ |
NA |
26094 |
10年以上分銷經(jīng)驗(yàn)原裝進(jìn)口正品,做服務(wù)型企業(yè) |
詢價(jià) | ||
ACTEL |
1703+ |
QFP100 |
3 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
MICROCHIP/微芯 |
23+ |
TQFP100 |
6000 |
原廠訂貨//正規(guī)報(bào)關(guān)//量大價(jià)優(yōu) |
詢價(jià) |