首頁>A3P125-PQG144I>規(guī)格書詳情
A3P125-PQG144I中文資料Actel數(shù)據(jù)手冊PDF規(guī)格書
A3P125-PQG144I規(guī)格書詳情
General Description
ProASIC3, the third-generation family of Actel flash FPGAs, offers performance, density, and features beyond those of the ProASICPLUS? family. Nonvolatile flash technology gives ProASIC3 devices the advantage of being a secure, low-power, single-chip solution that is live at power-up (LAPU). ProASIC3 is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools.
Features and Benefits
High Capacity
? 15 k to 1 M System Gates
? Up to 144 kbits of True Dual-Port SRAM
? Up to 300 User I/Os
Reprogrammable Flash Technology
? 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
? Live at Power-Up (LAPU) Level 0 Support
? Single-Chip Solution
? Retains Programmed Design when Powered Off
High Performance
? 350 MHz System Performance
? 3.3 V, 66 MHz 64-Bit PCI?
In-System Programming (ISP) and Security
? Secure ISP Using On-Chip 128-Bit Advanced Encryption Standard (AES) Decryption (except ARM-enabled ProASIC?3 devices) via JTAG (IEEE 1532–compliant)?
? FlashLock? to Secure FPGA Contents
Low Power
? Core Voltage for Low Power
? Support for 1.5 V-Only Systems
? Low-Impedance Flash Switches
High-Performance Routing Hierarchy
? Segmented, Hierarchical Routing and Clock Structure
Advanced I/O
? 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
? 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
? Bank-Selectable I/O Voltages—up to 4 Banks per Chip
? Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V / 2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X? and LVCMOS 2.5 V / 5.0 V Input
? Differential I/O Standards: LVPECL, LVDS, B-LVDS, and M-LVDS (A3P250 and above)
? I/O Registers on Input, Output, and Enable Paths
? Hot-Swappable and Cold Sparing I/Os?
? Programmable Output Slew Rate? and Drive Strength
? Weak Pull-Up/-Down
? IEEE 1149.1 (JTAG) Boundary Scan Test
? Pin-Compatible Packages across the ProASIC3 Family
Clock Conditioning Circuit (CCC) and PLL?
? Six CCC Blocks, One with an Integrated PLL
? Configurable Phase-Shift, Multiply/Divide, Delay Capabilities and External Feedback
? Wide Input Frequency Range (1.5 MHz to 350 MHz)
Embedded Memory?
? 1 kbit of FlashROM User Nonvolatile Memory
? SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9, and ×18 organizations)?
? True Dual-Port SRAM (except ×18)
ARM Processor Support in ProASIC3 FPGAs
? M1 and M7 ProASIC3 Devices—Cortex-M1 and CoreMP7 Soft Processor Available with or without Debug
產(chǎn)品屬性
- 型號:
A3P125-PQG144I
- 制造商:
ACTEL
- 制造商全稱:
Actel Corporation
- 功能描述:
ProASIC3 Flash Family FPGAs
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MICROSE |
2020+ |
PQFP-20 |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價 | ||
Microchip/Microsemi |
23+ |
PQFP-208 |
2682 |
原廠原裝正品現(xiàn)貨,代理渠道,支持訂貨!!! |
詢價 | ||
ACTEL |
1948+ |
QFP208 |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
Microch |
標(biāo)準(zhǔn)封裝 |
52775 |
一級代理原裝正品現(xiàn)貨期貨均可訂購 |
詢價 | |||
ACTEL |
21+ |
QFP |
3 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
MICROSEMI |
22+23+ |
QFP |
40881 |
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價 | ||
ACTEL |
16+ |
QFP |
2500 |
進(jìn)口原裝現(xiàn)貨/價格優(yōu)勢! |
詢價 | ||
ACTEL |
18+ |
原廠原裝假一賠十 |
55 |
原廠很遠(yuǎn)現(xiàn)貨很近,找現(xiàn)貨選星佑電子,原廠原裝假一賠 |
詢價 | ||
ACTEL |
2023+ |
QFP |
80000 |
一級代理/分銷渠道價格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價 | ||
Microsemi |
19+ |
QFP208 |
60599 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢價 |