首頁(yè)>A3P400-FGG144PP>規(guī)格書(shū)詳情
A3P400-FGG144PP中文資料Actel數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
相關(guān)芯片規(guī)格書(shū)
更多A3P400-FGG144PP規(guī)格書(shū)詳情
General Description
ProASIC3, the third-generation family of Actel flash FPGAs, offers performance, density, and features beyond those of the ProASICPLUS? family. Nonvolatile flash technology gives ProASIC3 devices the advantage of being a secure, low-power, single-chip solution that is live at power-up (LAPU). ProASIC3 is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools.
Features and Benefits
High Capacity
? 15 k to 1 M System Gates
? Up to 144 kbits of True Dual-Port SRAM
? Up to 300 User I/Os
Reprogrammable Flash Technology
? 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
? Live at Power-Up (LAPU) Level 0 Support
? Single-Chip Solution
? Retains Programmed Design when Powered Off
High Performance
? 350 MHz System Performance
? 3.3 V, 66 MHz 64-Bit PCI?
In-System Programming (ISP) and Security
? Secure ISP Using On-Chip 128-Bit Advanced Encryption Standard (AES) Decryption (except ARM-enabled ProASIC?3 devices) via JTAG (IEEE 1532–compliant)?
? FlashLock? to Secure FPGA Contents
Low Power
? Core Voltage for Low Power
? Support for 1.5 V-Only Systems
? Low-Impedance Flash Switches
High-Performance Routing Hierarchy
? Segmented, Hierarchical Routing and Clock Structure
Advanced I/O
? 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
? 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
? Bank-Selectable I/O Voltages—up to 4 Banks per Chip
? Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V / 2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X? and LVCMOS 2.5 V / 5.0 V Input
? Differential I/O Standards: LVPECL, LVDS, B-LVDS, and M-LVDS (A3P250 and above)
? I/O Registers on Input, Output, and Enable Paths
? Hot-Swappable and Cold Sparing I/Os?
? Programmable Output Slew Rate? and Drive Strength
? Weak Pull-Up/-Down
? IEEE 1149.1 (JTAG) Boundary Scan Test
? Pin-Compatible Packages across the ProASIC3 Family
Clock Conditioning Circuit (CCC) and PLL?
? Six CCC Blocks, One with an Integrated PLL
? Configurable Phase-Shift, Multiply/Divide, Delay Capabilities and External Feedback
? Wide Input Frequency Range (1.5 MHz to 350 MHz)
Embedded Memory?
? 1 kbit of FlashROM User Nonvolatile Memory
? SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9, and ×18 organizations)?
? True Dual-Port SRAM (except ×18)
ARM Processor Support in ProASIC3 FPGAs
? M1 and M7 ProASIC3 Devices—Cortex-M1 and CoreMP7 Soft Processor Available with or without Debug
產(chǎn)品屬性
- 型號(hào):
A3P400-FGG144PP
- 制造商:
ACTEL
- 制造商全稱(chēng):
Actel Corporation
- 功能描述:
ProASIC3 Flash Family FPGAs
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MICROCHIP |
新批次 |
BGA |
4326 |
詢(xún)價(jià) | |||
ACTEL/愛(ài)特 |
2407+ |
BGA |
7750 |
原裝現(xiàn)貨!實(shí)單直說(shuō)!特價(jià)! |
詢(xún)價(jià) | ||
MICROCHIP |
24+ |
BGA |
15000 |
原裝原標(biāo)原盒 給價(jià)就出 全網(wǎng)最低 |
詢(xún)價(jià) | ||
MICROCHIP/微芯 |
24+ |
BGA |
12320 |
原裝正品 力挺實(shí)單 |
詢(xún)價(jià) | ||
MICROCHIP |
23+ |
BGA |
305 |
正規(guī)渠道,只有原裝! |
詢(xún)價(jià) | ||
ACTEL/愛(ài)特 |
24+ |
BGA |
25500 |
授權(quán)代理直銷(xiāo),原廠原裝現(xiàn)貨,假一罰十,特價(jià)銷(xiāo)售 |
詢(xún)價(jià) | ||
ACTEL/愛(ài)特 |
22+ |
BGA |
25000 |
原裝現(xiàn)貨,價(jià)格優(yōu)惠,假一罰十 |
詢(xún)價(jià) | ||
ACTEL/愛(ài)特 |
22+ |
BGA |
9600 |
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單! |
詢(xún)價(jià) | ||
ACTEL |
16+ |
BGA |
1685 |
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)! |
詢(xún)價(jià) | ||
ACTEL |
638 |
原裝正品 |
詢(xún)價(jià) |