首頁>A3PE600-1FG100YI>規(guī)格書詳情
A3PE600-1FG100YI中文資料美高森美數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多A3PE600-1FG100YI規(guī)格書詳情
General Description
ProASIC3E, the third-generation family of Microsemi flash FPGAs, offers performance, density, and features beyond those of the ProASICPLUS? family. Nonvolatile flash technology gives ProASIC3E devices the advantage of being a secure, low power, single-chip solution that is Instant On. ProASIC3E is reprogrammable and offers time-to-market benefits at an ASIC-level unit cost. These features enable designers to create high-density systems using existing ASIC or FPGA design flows and tools.
Features and Benefits
High Capacity
? 600 k to 3 Million System Gates
? 108 to 504 kbits of True Dual-Port SRAM
? Up to 620 User I/Os
Reprogrammable Flash Technology
? 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS Process
? Instant On Level 0 Support
? Single-Chip Solution
? Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
? 1 kbit of FlashROM with Synchronous Interfacing
High Performance
? 350 MHz System Performance
? 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
? ISP Using On-Chip 128-Bit Advanced Encryption Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
? FlashLock? Designed to Secure FPGA Contents
Low Power
? Core Voltage for Low Power
? Support for 1.5-V-Only Systems
? Low-Impedance Flash Switches
High-Performance Routing Hierarchy
? Segmented, Hierarchical Routing and Clock Structure
? Ultra-Fast Local and Long-Line Network
? Enhanced High-Speed, Very-Long-Line Network
? High-Performance, Low-Skew Global Network
? Architecture Supports Ultra-High Utilization
Pro (Professional) I/O
? 700 Mbps DDR, LVDS-Capable I/Os
? 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
? Bank-Selectable I/O Voltages—up to 8 Banks per Chip
? Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V / 2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS 2.5 V / 5.0 V Input
? Differential I/O Standards: LVPECL, LVDS, B-LVDS, and M-LVDS
? Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL 2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3 Class I and II
? I/O Registers on Input, Output, and Enable Paths
? Hot-Swappable and Cold Sparing I/Os
? Programmable Output Slew Rate and Drive Strength
? Programmable Input Delay
? Schmitt Trigger Option on Single-Ended Inputs
? Weak Pull-Up/-Down
? IEEE 1149.1 (JTAG) Boundary Scan Test
? Pin-Compatible Packages across the ProASIC?3E Family
Clock Conditioning Circuit (CCC) and PLL
? Six CCC Blocks, Each with an Integrated PLL
? Configurable Phase-Shift, Multiply/Divide, Delay Capabilities and External Feedback
? Wide Input Frequency Range (1.5 MHz to 350 MHz)
SRAMs and FIFOs
? Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9, and ×18 organizations available)
? True Dual-Port SRAM (except ×18)
? 24 SRAM and FIFO Configurations with Synchronous Operation up to 350 MHz
ARM? Processor Support in ProASIC3E FPGAs
? M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available with or without Debug
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Microsemi(美高森美) |
23+ |
FPBGA256 |
6000 |
誠信服務(wù),絕對原裝原盤 |
詢價 | ||
Microchip Technology |
24+ |
256-LBGA |
9350 |
獨立分銷商 公司只做原裝 誠心經(jīng)營 免費試樣正品保證 |
詢價 | ||
MICROCHIP/微芯 |
23+ |
484-BGA |
1930 |
只做原裝,主打品牌QQ詢價有詢必回 |
詢價 | ||
Microsemi(美高森美) |
2112+ |
FPBGA-256(17x17) |
31500 |
90個/托盤一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長 |
詢價 | ||
MICROSEMI |
638 |
原裝正品 |
詢價 | ||||
Microsemi SoC |
23+ |
256-LBGA |
11200 |
主營:汽車電子,停產(chǎn)物料,軍工IC |
詢價 | ||
Microch |
20+ |
NA |
33560 |
原裝優(yōu)勢主營型號-可開原型號增稅票 |
詢價 | ||
Microsemi Corporation |
21+ |
225-LFBGA,CSPBGA |
3860 |
進口原裝!長期供應(yīng)!絕對優(yōu)勢價格(誠信經(jīng)營 |
詢價 | ||
24+ |
N/A |
75000 |
一級代理-主營優(yōu)勢-實惠價格-不悔選擇 |
詢價 | |||
Microsemi Corporation |
22+ |
256FPBGA |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 |