首頁>A67L7332E-6>規(guī)格書詳情

A67L7332E-6中文資料歐密格數(shù)據(jù)手冊PDF規(guī)格書

A67L7332E-6
廠商型號(hào)

A67L7332E-6

功能描述

256K X 16/18, 128K X 32/36 LVTTL, Pipelined DBA SRAM

文件大小

272.84 Kbytes

頁面數(shù)量

19

生產(chǎn)廠商 Jiangsu Omigu Technology Co., Ltd.
企業(yè)簡稱

AMICC歐密格

中文名稱

江蘇歐密格光電科技股份有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-12 16:20:00

A67L7332E-6規(guī)格書詳情

General Description

The AMIC Direct Bus Alternation? (DBA? ) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process. The A67L8316, A67L8318, A67L7332, A67L7336 SRAMs integrate a 256K X 16, 256K X 18, 128K X 32 or 128K X 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. These SRAMs are optimized for 100 percent bus utilization without the insertion of any wait cycles during Write Read alternation. The positive edge triggered single clock input (CLK) controls all synchronous inputs passing through the registers.

Features

● Fast access time: 4.0/4.2/4.5/5.0 ns (143,133,117,100MHz)

● Direct Bus Alternation between READ and WRITE cycles allows 100 bus utilization

● Signal +3.3V ±5 power supply

● Individual Byte Write control capability

● Clock enable (CEN) pin to enable clock and suspend operations

● Clock-controlled and registered address, data and control signals

● Registered output for pipelined applications

● Three separate chip enables allow wide range of options for CE control, address pipelining

● Internally self-timed write cycle

● Selectable BURST mode (Linear or Interleaved)

● SLEEP mode (ZZ pin) provided

● Available in 100 pin LQFP package

產(chǎn)品屬性

  • 型號(hào):

    A67L7332E-6

  • 制造商:

    AMICC

  • 制造商全稱:

    AMIC Technology

  • 功能描述:

    256K X 16/18, 128K X 32/36 LVTTL, Pipelined DBA SRAM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
AMIC
06+31
5
公司優(yōu)勢庫存 熱賣中!
詢價(jià)
AMICC
23+
原廠原包
19960
只做進(jìn)口原裝 終端工廠免費(fèi)送樣
詢價(jià)
AMIC
2016+
LQFP100
6523
只做原裝正品現(xiàn)貨!或訂貨!
詢價(jià)