首頁>A67L9336E-3.8>規(guī)格書詳情
A67L9336E-3.8中文資料歐密格數(shù)據(jù)手冊PDF規(guī)格書
A67L9336E-3.8規(guī)格書詳情
General Description
The AMIC Zero Bus Latency (ZeBLTM) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process.
The A67L0618, A67L9336 SRAMs integrate a 1M X 18, 512K X 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. These SRAMs are optimized for 100 percent bus utilization without the insertion of any wait cycles during Write-Read alternation.
The positive edge triggered single clock input (CLK) controls all synchronous inputs passing through the registers.
Features
■ Fast access time: 2.6/2.8/3.2/3.5/3.8/4.2 (250/227/200/166/150/133MHz)
■ Zero Bus Latency between READ and WRITE cycles allows 100 bus utilization
■ Signal +3.3V ± 5 power supply
■ Individual Byte Write control capability
■ Clock enable ( CEN) pin to enable clock and suspend operations
■ Clock-controlled and registered address, data and control signals
■ Registered output for pipelined applications
■ Three separate chip enables allow wide range of options for CE control, address pipelining
■ Internally self-timed write cycle
■ Selectable BURST mode (Linear or Interleaved)
■ SLEEP mode (ZZ pin) provided
■ Available in 100 pin LQFP package
產(chǎn)品屬性
- 型號:
A67L9336E-3.8
- 制造商:
AMICC
- 制造商全稱:
AMIC Technology
- 功能描述:
1M X 18, 512K X 36 LVTTL, Pipelined ZeBL SRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
AAMIC |
24+ |
TQFP |
35200 |
一級代理/放心采購 |
詢價 | ||
AAMIC |
16+ |
TQFP |
2500 |
進(jìn)口原裝現(xiàn)貨/價格優(yōu)勢! |
詢價 | ||
AMICC |
23+ |
原廠原包 |
19960 |
只做進(jìn)口原裝 終端工廠免費送樣 |
詢價 | ||
AAMIC |
23+ |
TQFP |
7600 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價 | ||
AAMIC |
2023+ |
TQFP |
80000 |
一級代理/分銷渠道價格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價 | ||
AAMIC |
23+ |
TQFP |
3000 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價 | ||
AAMIC |
23+ |
TQFP |
7600 |
專注配單,只做原裝進(jìn)口現(xiàn)貨 |
詢價 | ||
PHILIPS |
10000 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 |