首頁>A67P73361E-7.5F>規(guī)格書詳情

A67P73361E-7.5F中文資料歐密格數(shù)據(jù)手冊(cè)PDF規(guī)格書

A67P73361E-7.5F
廠商型號(hào)

A67P73361E-7.5F

功能描述

256K X 18, 128K X 36 LVTTL, Flow-through ZeBL SRAM

文件大小

246.52 Kbytes

頁面數(shù)量

18

生產(chǎn)廠商 Jiangsu Omigu Technology Co., Ltd.
企業(yè)簡(jiǎn)稱

AMICC歐密格

中文名稱

江蘇歐密格光電科技股份有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-13 18:57:00

A67P73361E-7.5F規(guī)格書詳情

General Description

The AMIC Zero Bus Latency (ZeBLTM) SRAM family employs high-speed, low-power CMOS designs using an advanced CMOS process.

The A67P83181, A67P73361 SRAMs integrate a 256K X 18, 128K X 36 SRAM core with advanced synchronous peripheral circuitry and a 2-bit burst counter. These SRAMs are optimized for 100 percent bus utilization without the insertion of any wait cycles during Write-Read alternation.

Features

■ Fast access time: 6.5/7.5/8.5 ns (153, 133, 117 MHz)

■ Zero Bus Latency between READ and WRITE cycles allows 100 bus utilization

■ Signal +2.5V ± 5 power supply

■ Individual Byte Write control capability

■ Clock enable ( CEN) pin to enable clock and suspend operations

■ Clock-controlled and registered address, data and control signals

■ Registered output for pipelined applications

■ Three separate chip enables allow wide range of options for CE control, address pipelining

■ Internally self-timed write cycle

■ Selectable BURST mode (Linear or Interleaved)

■ SLEEP mode (ZZ pin) provided

■ Available in 100 pin LQFP package

產(chǎn)品屬性

  • 型號(hào):

    A67P73361E-7.5F

  • 制造商:

    AMICC

  • 制造商全稱:

    AMIC Technology

  • 功能描述:

    256K X 18, 128K X 36 LVTTL, Flow-through ZeBL SRAM

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
AMICC
23+
原廠原包
19960
只做進(jìn)口原裝 終端工廠免費(fèi)送樣
詢價(jià)