首頁(yè)>A80960JD-50>規(guī)格書(shū)詳情
A80960JD-50中文資料英特爾數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠商型號(hào) |
A80960JD-50 |
功能描述 | EMBEDDED 32-BIT MICROPROCESSOR |
文件大小 |
1.55099 Mbytes |
頁(yè)面數(shù)量 |
78 頁(yè) |
生產(chǎn)廠商 | Intel Corporation(Integrated Electronics Corporation) |
企業(yè)簡(jiǎn)稱(chēng) |
Intel【英特爾】 |
中文名稱(chēng) | 英特爾(美國(guó)科技公司)官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-11-16 16:45:00 |
A80960JD-50規(guī)格書(shū)詳情
Introduction
This document contains information for the 80960Jx microprocessor, including electrical characteristics and package pinout information. Detailed functional descriptions — other than parametric performance — are published in the i960? Jx Microprocessor Developer’s Manual (272483).
80960Jx Overview
The 80960Jx offers high performance to cost-sensitive 32-bit embedded applications. The 80960Jx is object code compatible with the 80960 Core Architecture and is capable of sustained execution at the rate of one instruction per clock. This processor’s features include generous instruction cache, data cache and data RAM. It also boasts a fast interrupt mechanism and dual-programmable timer units.
Product Features
■ Pin/Code Compatible with all 80960Jx Processors
■ High-Performance Embedded Architecture
—One Instruction/Clock Execution
—Core Clock Rate is:
80960JA/JF 1x the Bus Clock
80960JD 2x the Bus Clock
80960JT 3x the Bus Clock
—Load/Store Programming Model
—Sixteen 32-Bit Global Registers
—Sixteen 32-Bit Local Registers (8 sets)
—Nine Addressing Modes
—User/Supervisor Protection Model
■ Two-Way Set Associative Instruction Cache
—80960JA - 2 Kbyte
—80960JF/JD - 4 Kbyte
—80960JT - 16 Kbyte
—Programmable Cache-Locking Mechanism
■ Direct Mapped Data Cache
—80960JA - 1 Kbyte
—80960JF/JD - 2 Kbyte
—80960JT - 4 Kbyte
—Write Through Operation
■ On-Chip Stack Frame Cache
—Seven Register Sets Can Be Saved
—Automatic Allocation on Call/Return
—0-7 Frames Reserved for High-Priority Interrupts
■ On-Chip Data RAM
—1 Kbyte Critical Variable Storage
—Single-Cycle Access
■ 3.3 V Supply Voltage
—5 V Tolerant Inputs
—TTL Compatible Outputs
■ High Bandwidth Burst Bus
—32-Bit Multiplexed Address/Data
—Programmable Memory Configuration
—Selectable 8-, 16-, 32-Bit Bus Widths
—Supports Unaligned Accesses
—Big or Little Endian Byte Ordering
■ High-Speed Interrupt Controller
—31 Programmable Priorities
—Eight Maskable Pins plus NMI
—Up to 240 Vectors in Expanded Mode
■ Two On-Chip Timers
—Independent 32-Bit Counting
—Clock Prescaling by 1, 2, 4 or 8
—lnternal Interrupt Sources
■ Halt Mode for Low Power
■ IEEE 1149.1 (JTAG) Boundary Scan Compatibility
■ Packages
—132-Lead Pin Grid Array (PGA)
—132-Lead Plastic Quad Flat Pack (PQFP)
—196-Ball Mini Plastic Ball Grid Array (MPBGA)
產(chǎn)品屬性
- 型號(hào):
A80960JD-50
- 制造商:
INTEL
- 制造商全稱(chēng):
Intel Corporation
- 功能描述:
3.3 V EMBEDDED 32-BIT MICROPROCESSOR
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
INTEL |
94+ |
PGA |
451 |
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力 |
詢(xún)價(jià) | ||
INTEL |
23+ |
PGA |
3200 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售! |
詢(xún)價(jià) | ||
INTEL |
24+ |
PGA |
602 |
詢(xún)價(jià) | |||
INTEL |
23+ |
589610 |
新到現(xiàn)貨 原廠一手貨源 價(jià)格秒殺代理! |
詢(xún)價(jià) | |||
INTEL |
9726 |
1 |
公司優(yōu)勢(shì)庫(kù)存 熱賣(mài)中! |
詢(xún)價(jià) | |||
INTEL |
19+ |
PGA |
256800 |
原廠代理渠道,每一顆芯片都可追溯原廠; |
詢(xún)價(jià) | ||
INTEL |
22+ |
BGA |
8200 |
原裝現(xiàn)貨庫(kù)存.價(jià)格優(yōu)勢(shì)!! |
詢(xún)價(jià) | ||
Intel |
23+ |
132-PGA |
65600 |
詢(xún)價(jià) | |||
INTEL(英特爾) |
21+ |
132-PGA |
12588 |
原裝正品,價(jià)格優(yōu)勢(shì) |
詢(xún)價(jià) | ||
INTEL |
24+ |
PGA |
22 |
原裝正品,假一罰十! |
詢(xún)價(jià) |