首頁>ACT-7000SC-240F17I>規(guī)格書詳情
ACT-7000SC-240F17I中文資料AEROFLEX數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- ACT-7000SC-240F17C
- ACT-7000SC-210F17I
- ACT-7000SC-225F17I
- ACT-7000SC-225F17M
- ACT-7000SC-210F17Q
- ACT-7000SC-210F17C
- ACT-7000SC-225F24C
- ACT-7000SC-210F24I
- ACT-7000SC-210F17T
- ACT-7000SC-210F24Q
- ACT-7000SC-225F17C
- ACT-7000SC-200F24I
- ACT-7000SC-225F17T
- ACT-7000SC-210F24M
- ACT-7000SC-200F24Q
- ACT-7000SC-210F17M
- ACT-7000SC-210F24C
- ACT-7000SC-225F24I
ACT-7000SC-240F17I規(guī)格書詳情
DESCRIPTION
The ACT 7000SC is a highly integrated symmetric superscalar microprocessor capable of issuing two instructions each processor cycle. It has two high performance 64-bit integer units as well as a high throughput, fully pipelined 64-bit floating point unit.
Features
■ Full militarized QED RM7000 microprocessor
■ Dual Issue symmetric superscalar microprocessor with instruction prefetch optimized for system level price/performance
● 150, 200, 210, 225 MHz operating frequency Consult Factory for latest speeds
● MIPS IV Superset Instruction Set Architecture
■ High performance interface (RM52xx compatible)
● 600 MB per second peak throughput
● 75 MHz max. freq., multiplexed address/data
● Supports 1/2 clock multipliers (2, 2.5, 3, 3.5, 4, 4.5, 5, 6, 7, 8, 9)
● IEEE 1149.1 JTAG (TAP) boundary scan
■ Integrated primary and secondary caches - all are 4-way set associative with 32 byte line size
● 16KB instruction
● 16KB data: non-blocking and write-back or write-through
● 256KB on-chip secondary: unified, non-blocking, block writeback
■ MIPS IV instruction set
● Data PREFETCH instruction allows the processor to overlap cache miss latency and instruction execution
● Floating point combined multiply-add instruction increases performance in signal processing and graphics applications
● Conditional moves reduce branch frequency
● Index address modes (register + register)
■ Embedded supply de-coupling capacitors and additional PLL filter components
■ Integrated memory management unit (ACT52xx compatible)
● Fully associative joint TLB (shared by I and D translations)
● 48 dual entries map 96 pages
● 4 entry DTLB and 4 entry ITLB
● Variable page size (4KB to 16MB in 4x increments)
■ Embedded application enhancements
● Specialized DSP integer Multiply-Accumulate instruction, (MAD/MADU) and three-operand multiply instruction (MUL/U)
● Per line cache locking in primaries and secondary
● Bypass secondary cache option
● I&D Test/Break-point (Watch) registers for emulation & debug
● Performance counter for system and software tuning & debug
● Ten fully prioritized vectored interrupts - 6 external, 2 internal, 2 software
● Fast Hit-Writeback-Invalidate and Hit-Invalidate cache operations for efficient cache management
■ High-performance floating point unit - 600 M FLOPS maximum
● Single cycle repeat rate for common single-precision operations and some double-precision operations
● Single cycle repeat rate for single-precision combined multiplyadd operations
● Two cycle repeat rate for double-precision multiply and double-precision combined multiply-add operations
■ Fully static CMOS design with dynamic power down logic
● Standby reduced power mode with WAIT instruction
● 4 watts typical @ 2.5V Int., 3.3V I/O, 200MHz
■ 208-lead CQFP, cavity-up package (F17)
■ 208-lead CQFP, inverted footprint (F24), with the same pin rotation as the commercial QED RM5261
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
2046+ |
PLCC32 |
9852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
N/A |
21+ |
NA |
645 |
航宇科工半導(dǎo)體-央企合格優(yōu)秀供方! |
詢價 | ||
A |
23+ |
5000 |
原廠授權(quán)代理,海外優(yōu)勢訂貨渠道??商峁┐罅繋齑?詳 |
詢價 | |||
TI |
21+ |
PLCC32 |
115 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
TI |
21+ |
PLCC32 |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
AEROFLEX |
23+ |
原廠原包 |
19960 |
只做進口原裝 終端工廠免費送樣 |
詢價 | ||
TI |
PLCC32 |
608900 |
原包原標(biāo)簽100%進口原裝常備現(xiàn)貨! |
詢價 | |||
N/A |
QQ咨詢 |
189-8877-7135 |
63 |
全新原裝 研究所指定供貨商 |
詢價 | ||
ACT |
24+ |
6607 |
詢價 | ||||
TI/TEXAS |
23+ |
PLCC32 |
8931 |
詢價 |