首頁>ACT-D1M96S-020F20I>規(guī)格書詳情
ACT-D1M96S-020F20I中文資料AEROFLEX數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- ACT-D1M32T-080F14T
- ACT-D1M32T-120F14M
- ACT-D1M32B-100F14Q
- ACT-D1M96S
- ACT-D1M32T-100F14M
- ACT-D1M32T-100F14Q
- ACT-D1M32B-120F14Q
- ACT-D1M32T-120F14Q
- ACT-D1M32T-100F14I
- ACT-D1M32B-120F14I
- ACT-D1M32T-100F14T
- ACT-D1M32T-080F14M
- ACT-D1M32B-120F14M
- ACT-D1M32B-100F14T
- ACT-D1M96S-020F20C
- ACT-D1M32T-120F14C
- ACT-D1M32T-080F14C
- ACT-D1M32B-120F14C
ACT-D1M96S-020F20I規(guī)格書詳情
General Description
The ACT-D1M96S device is a high-speed 96Mbit synchronous dynamic random access memory (SDRAM) organized as 2 independent 512K X 48 X 2 banks. All inputs and outputs of the ACT-D1M96S are compatible with the LVTTL interface. All inputs and outputs are synchronized with the CLK input to simplify system design and enhance use with high-speed microprocessors and caches.
Features
■ 6 Low Power Micron 1M X 16 Synchronous Dynamic Random Access Memory Chips in one MCM
■ User Configureable as 2 Independent 512K X 48 X 2 Banks
■ High-Speed, Low-Noise, Low-Voltage TTL (LVTTL) Interface
■ 3.3-V Power Supply (±10 Tolerance)
■ Separate Logic and Output Driver Power Pins
■ Two Banks for On-Chip Interleaving (Gapless Accesses)
■ Up to 50-MHz Data Rates
■ CAS Latency (CL) Programmable to 2 Cycles From Column-Address Entry
■ Burst Length Programmable to 4 or 8
■ Pipeline Architecture
■ Cycle-by-Cycle DQ-Bus Write Mask Capability With Upper and Lower Byte Control
■ Chip Select and Clock Enable for Enhanced-System Interfacing
■ Serial Burst Sequence
■ Auto-Refresh
■ 4K Refresh (Total for Both Banks)
■ 200-lead CQFP, cavity-up package