首頁>AD4630-16BBCZ-RL>規(guī)格書詳情

AD4630-16BBCZ-RL集成電路(IC)模數(shù)轉(zhuǎn)換器(ADC)規(guī)格書PDF中文資料

AD4630-16BBCZ-RL
廠商型號

AD4630-16BBCZ-RL

參數(shù)屬性

AD4630-16BBCZ-RL 封裝/外殼為64-FBGA,CSPBGA;包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC) > 模數(shù)轉(zhuǎn)換器(ADC);產(chǎn)品描述:16-BIT, 2 MSPS, DUAL

功能描述

16-Bit, 2 MSPS, Dual Channel SAR ADC
16-BIT, 2 MSPS, DUAL

文件大小

1.92516 Mbytes

頁面數(shù)量

49

生產(chǎn)廠商 Analog Devices
企業(yè)簡稱

AD亞德諾

中文名稱

亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

原廠下載下載地址一下載地址二到原廠下載

更新時(shí)間

2024-11-20 18:22:00

AD4630-16BBCZ-RL規(guī)格書詳情

GENERAL DESCRIPTION

The AD4630-16 is a two-channel, simultaneous sampling, Easy

Drive?, 2 MSPS successive approximation register (SAR) analogto-

digital converter (ADC). With a guaranteed maximum ±3 ppm

integral nonlinearity (INL) and no missing codes at 16-bits, the

AD4630-16 achieves excellent precision from ?40°C to +125°C.

Figure 1 shows the functional architecture of the AD4630-16.

A low-drift, internal precision reference buffer eases voltage reference

sharing with other system circuitry. The AD4630-16 offers a

typical dynamic range of 97.4 dB when using a 5 V reference.

The low noise floor enables signal chains requiring less gain and

lower power. A block averaging filter with programmable decimation

ratio is available and can reduce noise for low bandwidth signals,

improving accuracy. The wide differential input and common-mode

ranges allow inputs to use the full (±VREF range without saturating,

simplifying signal conditioning requirements and system calibration.

The improved settling of the Easy Drive analog inputs broadens

the selection of analog front-end components compatible with the

AD4630-16. Both single-ended and differential signals are supported.

The versatile Flexi-SPI serial peripheral interface (SPI) eases host

processor and ADC integration. A wide data clocking window,

multiple serial data output (SDO) lanes, and optional dual data rate

(DDR) data clocking can reduce the serial clock to 10 MHz while

operating at a sample rate of 2 MSPS. Echo clock mode can relax

the timing requirements and simplify the use of digital isolators.

The ball grid array (BGA) package of the AD4630-16 integrates all

critical power supply and reference bypass capacitors, reducing the

footprint and system component count, and lessening sensitivity to

board layout.

FEATURES

? High performance

? Throughput: 2 MSPS per channel maximum

? INL: ±3 ppm maximum from ?40°C to +125°C

? SNR: 97.4 dB typical

? THD: ?127 dB typical

? NSD: ?157.4 dBFS/Hz typical

? Low power

? 15 mW per channel at 2 MSPS

? 1.5 mW per channel at 10 kSPS

? Easy Drive features reduce system complexity

? Low 0.6 μA input current for dc inputs

? Wide common-mode input range: ?(1/128) × VREF to

+(129/128) × VREF

? Flexible external reference voltage range: 4.096 V to 5 V

? Accurate integrated reference buffer with 2 μF bypass

capacitor

? Programmable block averaging filter with up to 216 decimation

? Extended sample resolution to 30 bits

? Over range and synchronization bits

? Flexi-SPI digital interface

? 1, 2, or 4 SDO lanes per channel allows slower SCK

? Echo clock mode simplifies use of digital isolator

? Compatible with 1.2 V to 1.8 V logic

? 7 mm × 7 mm 64-Ball CSP_BGA package with internal supply

and reference capacitors to help reduce system footprint

APPLICATIONS

? Automatic test equipment

? Digital control loops

? Medical instrumentation

? Seismology

? Semiconductor manufacturing

? Scientific instrumentation

AD4630-16BBCZ-RL屬于集成電路(IC) > 模數(shù)轉(zhuǎn)換器(ADC)。亞德諾半導(dǎo)體技術(shù)有限公司制造生產(chǎn)的AD4630-16BBCZ-RL模數(shù)轉(zhuǎn)換器(ADC)模數(shù)轉(zhuǎn)換器(ADC、A/D 或 A 轉(zhuǎn) D)對模擬信號進(jìn)行采樣,例如由麥克風(fēng)采集的聲音或傳感器的輸出,然后將其轉(zhuǎn)換為數(shù)字信號。一般來說,數(shù)字輸出是二進(jìn)制補(bǔ)碼二進(jìn)制數(shù),與輸入成比例。輸入類型可能是差分、偽差分或單端輸入。模數(shù)轉(zhuǎn)換器可按照位數(shù)、采樣率、輸入數(shù)、接口、轉(zhuǎn)換器數(shù)和架構(gòu)(例如自適應(yīng)增量、雙斜率、折疊、流水線、SAR、三角積分、兩步式)進(jìn)行選擇。

產(chǎn)品屬性

更多
  • 產(chǎn)品編號:

    AD4630-16BBCZ-RL

  • 制造商:

    Analog Devices Inc.

  • 類別:

    集成電路(IC) > 模數(shù)轉(zhuǎn)換器(ADC)

  • 包裝:

    卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶

  • 位數(shù):

    16

  • 采樣率(每秒):

    2M

  • 輸入數(shù):

    2

  • 輸入類型:

    差分

  • 數(shù)據(jù)接口:

    SPI

  • 配置:

    ADC

  • 比率 - S/H:

    0:2

  • 架構(gòu):

    SAR

  • 參考類型:

    外部

  • 電壓 - 供電,模擬:

    1.71V ~ 1.89V,5.3V ~ 5.5V

  • 電壓 - 供電,數(shù)字:

    1.71V ~ 1.89V,5.3V ~ 5.5V

  • 特性:

    同步采樣

  • 工作溫度:

    -40°C ~ 125°C

  • 封裝/外殼:

    64-FBGA,CSPBGA

  • 供應(yīng)商器件封裝:

    64-CSPBGA(7x7)

  • 安裝類型:

    表面貼裝型

  • 描述:

    16-BIT, 2 MSPS, DUAL

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
AD
20+
TO-3
35830
原裝優(yōu)勢主營型號-可開原型號增稅票
詢價(jià)
ADI
24+
64-Ball CSP-BGA (7 mm x 7 mm x
3660
十年信譽(yù),只做全新原裝正品現(xiàn)貨,以優(yōu)勢說話 !!
詢價(jià)
ADI(亞德諾)
2405+
Original
50000
只做原裝優(yōu)勢現(xiàn)貨庫存,渠道可追溯
詢價(jià)
ADI(亞德諾)
23+
-
13620
公司只做原裝正品,假一賠十
詢價(jià)
ADI
23+
64-FBGA
18660
確保原裝正品,專注終端客戶一站式BOM配單
詢價(jià)
AD
21+
TO-3
35210
一級代理/放心采購
詢價(jià)
ADI/亞德諾
23+
SOP-8
5000
原廠授權(quán)代理,海外優(yōu)勢訂貨渠道??商峁┐罅繋齑?詳
詢價(jià)
ADI(亞德諾)
22+
N/A
3206
原裝正品物料
詢價(jià)
ADI/亞德諾
2324+
-
78920
二十余載金牌老企,研究所優(yōu)秀合供單位,您的原廠窗口
詢價(jià)
ADI/亞德諾
22+
66900
原封裝
詢價(jià)