首頁(yè)>AD800-45BQ>規(guī)格書(shū)詳情
AD800-45BQ中文資料亞德諾數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
AD800-45BQ |
功能描述 | Clock Recovery and Data Retiming Phase-Locked Loop |
文件大小 |
253.41 Kbytes |
頁(yè)面數(shù)量 |
12 頁(yè) |
生產(chǎn)廠商 | Analog Devices |
企業(yè)簡(jiǎn)稱 |
AD【亞德諾】 |
中文名稱 | 亞德諾半導(dǎo)體技術(shù)有限公司官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-5-19 10:16:00 |
人工找貨 | AD800-45BQ價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
AD800-45BQ規(guī)格書(shū)詳情
PRODUCT DESCRIPTION
The AD800 and AD802 employ a second order phase-locked loop architecture to perform clock recovery and data retiming on Non-Return to Zero, NRZ, data. This architecture is capable of supporting data rates between 20 Mbps and 160 Mbps. The products described here have been defined to work with standard telecommunications bit rates. 45 Mbps DS-3 and 52 Mbps STS-1 are supported by the AD800-45 and AD800-52 respectively. 155 Mbps STS-3 or STM-1 are supported by the AD802-155.
Unlike other PLL-based clock recovery circuits, these devices do not require a preamble or an external VCXO to lock onto input data. The circuit acquires frequency and phase lock using two control loops. The frequency acquisition control loop initially acquires the clock frequency of the input data. The phase-lock loop then acquires the phase of the input data, and ensures that the phase of the output signals track changes in the phase of the input data. The loop damping of the circuit is dependent on the value of a user selected capacitor; this defines jitter peaking performance and impacts acquisition time. The devices exhibit 0.08 dB jitter peaking, and acquire lock on random or scrambled data within 4 × 105 bit periods when using a damping factor of 5.
FEATURES
Standard Products
44.736 Mbps—DS-3
51.84 Mbps—STS-1
155.52 Mbps—STS-3 or STM-1
Accepts NRZ Data, No Preamble Required
Recovered Clock and Retimed Data Outputs
Phase-Locked Loop Type Clock Recovery—No Crystal Required
Random Jitter: 208 Peak-to-Peak
Pattern Jitter: Virtually Eliminated
10KH ECL Compatible
Single Supply Operation: –5.2 V or +5 V
Wide Operating Temperature Range: –408C to +858C
產(chǎn)品屬性
- 型號(hào):
AD800-45BQ
- 制造商:
AD
- 制造商全稱:
Analog Devices
- 功能描述:
Clock Recovery and Data Retiming Phase-Locked Loop
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
主營(yíng)AD |
22+ |
CDIP |
8200 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價(jià) | ||
ADI/亞德諾 |
24+ |
QFP-48 |
9600 |
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單! |
詢價(jià) | ||
AD |
24+ |
DIP |
6521 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫(kù)存! |
詢價(jià) | ||
ADI/亞德諾 |
24+ |
NA/ |
3101 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票 |
詢價(jià) | ||
AD |
25+ |
QFP |
2500 |
強(qiáng)調(diào)現(xiàn)貨,隨時(shí)查詢! |
詢價(jià) | ||
AD |
2025+ |
DIP |
3485 |
全新原裝、公司現(xiàn)貨熱賣(mài) |
詢價(jià) | ||
ADI/亞德諾 |
CDIP |
1043 |
優(yōu)勢(shì)庫(kù)存 |
詢價(jià) | |||
ADI |
22+ |
N/A |
60000 |
專注配單,只做原裝現(xiàn)貨 |
詢價(jià) | ||
AD |
24+ |
QFP |
35200 |
一級(jí)代理/放心采購(gòu) |
詢價(jià) | ||
AD |
23+ |
DIP |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣(mài)! |
詢價(jià) |