首頁>ADC12QJ1600-SP>規(guī)格書詳情
ADC12QJ1600-SP中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
ADC12QJ1600-SP |
功能描述 | ADC12QJ1600-SP Quad Channel 1.6-GSPS, 12-Bit, Analog-to-Digital Converter (ADC) with JESD204C Interface |
文件大小 |
6.04206 Mbytes |
頁面數(shù)量 |
148 頁 |
生產廠商 | Texas Instruments |
企業(yè)簡稱 |
TI1【德州儀器】 |
中文名稱 | 美國德州儀器公司官網(wǎng) |
原廠標識 | ![]() |
數(shù)據(jù)手冊 | |
更新時間 | 2025-5-28 18:48:00 |
人工找貨 | ADC12QJ1600-SP價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
相關芯片規(guī)格書
更多ADC12QJ1600-SP規(guī)格書詳情
1 Features
? Radiation Performance:
– Total Ionizing Dose (TID): 300 krad (Si)
– Single Event Latchup (SEL): 120 MeV-cm2/mg
– Single Event Upset (SEU) immune registers
? ADC Core:
– Resolution: 12 Bit
– Maximum sampling rate: 1.6 GSPS
– Non-interleaved architecture
– Internal dither reduces high-order harmonics
? Performance specifications (–1 dBFS):
– SNR (100 MHz): 57.4 dBFS
– ENOB (100 MHz): 9.1 Bits
– SFDR (100 MHz): 64 dBc
– Noise floor (–20 dBFS): –147 dBFS
? Full-scale input voltage: 800 mVPP-DIFF
? Full-power input bandwidth: 6 GHz
? JESD204C Serial data interface:
– Support for 2 to 8 total SerDes lanes
– Maximum baud-rate: 17.16 Gbps
– 64B/66B and 8B/10B encoding modes
– Subclass-1 support for deterministic latency
– Compatible with JESD204B receivers
? Optional internal sampling clock generation
– Internal PLL and VCO (7.2–8.2 GHz)
? SYSREF Windowing eases synchronization
? Four clock outputs simplify system clocking
– Reference clocks for FPGA or adjacent ADC
– Reference clock for SerDes transceivers
? Timestamp input and output for pulsed systems
? Power consumption (1 GSPS): 1.9W
? Power supplies: 1.1 V, 1.9 V
2 Applications
? Electronic warfare (SIGINT, ELINT)
? Satellite communications (SATCOM)
3 Description
ADC12QJ1600-SP is a quad channel, 12-bit, 1.6
GSPS analog-to-digital converters (ADC). Low power
consumption, high sampling rate and 12-bit resolution
makes the device suited for a variety of multi-channel
communications systems.
Full-power input bandwidth (-3 dB) of 6 GHz enables
direct RF sampling of L-band and S-band.
4 Description (continued)
A number of clocking features are included to relax system hardware requirements, such as an internal phaselocked
loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock
outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is
provided for pulsed systems.
JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB)
routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the
single channel device), with SerDes baud-rates up to 17.16 Gbps, to allow the optimal configuration for each
application.
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
NS |
0618+ |
QFN-60 |
730 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
TI |
三年內 |
1983 |
只做原裝正品 |
詢價 | |||
ADC12QM |
1 |
1 |
詢價 | ||||
NSC |
2015+ |
QFN60 |
3526 |
原裝原包假一賠十 |
詢價 | ||
AD |
21+ |
WQFN60 |
9000 |
只做原裝假一罰十 |
詢價 | ||
NS |
23+ |
NA |
282 |
專做原裝正品,假一罰百! |
詢價 | ||
TexasInstruments |
18+ |
ICADC12BITQUADLVDS60-LLP |
6580 |
公司原裝現(xiàn)貨/歡迎來電咨詢! |
詢價 | ||
AD |
24+ |
模塊 |
2645 |
絕對原裝自家現(xiàn)貨!真實庫存!歡迎來電! |
詢價 | ||
AD |
24+ |
6 |
詢價 | ||||
ADI/亞德諾 |
22+ |
66900 |
原封裝 |
詢價 |